期刊文献+

对数跳跃加法器的算法及结构设计 被引量:7

Algorithm and Structure Design of Logarithmic Skip Adder
在线阅读 下载PDF
导出
摘要 本文介绍一种新型加法器结构———对数跳跃加法器 ,该结构结合进位跳跃加法器和树形超前进位加法器算法 ,将跳跃进位分组内的进位链改成二叉树形超前进位结构 ,组内的路径延迟同操作数长度呈对数关系 ,因而结合了传统进位跳跃结构面积小、功耗低的特点和ELM树形CLA在速度方面的优势 .在结构设计中应用Ling′s算法设计进位结合结构 ,在不增加关键路径延迟的前提下 ,将初始进位嵌入到进位链 .32位对数跳跃加法器的最大扇出为 5 ,关键路径为 8级逻辑门延迟 ,结构规整 ,易于集成 .spectre电路仿真结果表明 ,在 0 2 5 μmCMOS工艺下 ,32位加法器的关键路径延迟为 76 0ps,10 0MHz工作频率下功耗为 5 2mW . ISA (Logarithmic Skip Adder) Algorithm is introduced in this paper. LS A is a hybrid structure of carry skip adder and ELM carry lookahead adder, which replaces serial carry chain with binary tree structure. In structure design, a carry-incorporated structure to include the primary carry input in carry chain is found to reduce logic depth. With its regular structure, 32-bit LSA has a logic depth of 8 and a fanout no more than 5. Circuit simulating results in 0.25 μm CMOS process show a critical path delay of 760 ps.
出处 《电子学报》 EI CAS CSCD 北大核心 2003年第8期1186-1189,共4页 Acta Electronica Sinica
基金 专用集成电路设计服务体系 (No .41 50 1 1 0 0 50 1 ) 基于 0 5~ 1 μm的IP库研究 (No .41 30 80 1 0 4 0 2 )
关键词 加法器 对数跳跃 结构设计 进位结合 Carry logic CMOS integrated circuits
  • 相关文献

参考文献12

  • 1P M Kogge, et al. A parallel algorithm for the efficient solution of agenera class of recurrence equations [J]. IEEE Trans. on Computers,1973, C-22: 786 - 793.
  • 2Brent,et al.A Regular Layout for Parallel Adders [J]. IEEE Trans.on Computers, 1982, C31 (3) :260-264.
  • 3S Knowles. A family of adders [ A ]. 1999, Proc. 14th IEEE Symp. On Computer Arithmetic [C]. Adelaide, Australia. 1999.277 - 284.
  • 4T P Kelliher, et al. ELM-A fast addition algorithm discovered by a program [J]. IEEE Transactions on Computers, 1992,41.1181 - 1184.
  • 5C Nagendra, et al. Area-time-power tradeoffs in parallel adders [J].IEEE Transactions on Circuits and Systems, 1996,43(10) :689 - 702.
  • 6W-H Yeh. On the study of logarithmic time parallel adders [ A] .IEEE Workshop on Signal Processing Systems [ C ]. Lafayette, LA, USA.2000.459 - 466.
  • 7V G Oklobbdzija. VLSI Arithmetic [ DB/OL]. http://www.ece. ucdavis.edu/acsel.
  • 8I Koren. Computer Arithmetic Algorithms [ M ]. Prentice hall, New Jersey, USA. 1993.84 - 86.
  • 9H Ling. High-speed binary adder [J].IBM J. RES. DEVELOP. 1981,25(3) : 156- 165.
  • 10M Suzuki, N Ohkubo,T Shinbo. A 1.5-ns 32-b CMOS ALU in double pass-transistor logic [J]. IE.EE Journal of Solid-State Circuits, 1993,28(11):1145- 1150.

同被引文献28

引证文献7

二级引证文献16

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部