期刊文献+

应用于数字隔离器高速低功耗编解码技术 被引量:3

High⁃speed and low⁃power codec technology applied to digital isolators
在线阅读 下载PDF
导出
摘要 基于一种三层片上变压器隔离传输方式,设计了一款全新的应用于数字隔离器的编解码技术,采用脉冲信号调制技术方法将上升沿调制成一个正脉冲和一个负脉冲,下降沿调制成一个单正脉冲,解码侧分为两路信号,分别接收同名端和异名端信号,两路信号反相且对地差分,结合抗干扰电路排除对地干扰脉冲后滤除负脉冲,通过双D触发器还原信号,结合仿真数据得出编解码电路静态电流分别降至435 pA和398 pA,动态功耗最高为817μA,脉宽失真小于1 ns,延时小于10 ns,最高可达200 Mb/s的数据传输速率。 Based on a three⁃layer on⁃chip transformer isolation transmission method,a novel encoding and decoding technology for digital isolators has been designed.The rising edge is modulated into a positive pulse and a negative pulse using pulse signal modulation technology,and the falling edge is modulated into a single positive pulse.The decoding side is divided into two signals,receiving signals from the same and different ends.The two signals are inverted and differential to the ground.By combining anti⁃interference circuits to eliminate ground interference pulses and filter out negative pulses,the signal is restored through a dual D trigger.Based on simulation data,the static current of the encoding and decoding circuit is reduced to 435 pA and 398 pA,respectively,with a maximum dynamic power consumption of 817μA.Pulse width distortion is less than 1 ns,delay is less than 10 ns,and data transmission speed can reach up to 200 Mb/s.
作者 熊张良 陈苏婷 宣志斌 赵庭晨 XIONG Zhangliang;CHEN Suting;XUAN Zhibin;ZHAO Tingchen(School of Electronics and Information Engineering,Nanjing University of Information Engineering,Nanjing 210044,China;The 58th Research Institute of China Electronics Technology Corporation,Wuxi 214000,China)
出处 《电子设计工程》 2024年第16期27-32,38,共7页 Electronic Design Engineering
基金 国家自然科学基金资助项目(62272234)。
关键词 片上变压器 数字隔离器 高速率 低功耗 低延时 on chip transformer digital isolator high⁃speed rate low⁃power consumption low⁃latency
  • 相关文献

参考文献7

二级参考文献23

  • 1TI ISO6721-Q1高性能双路数字隔离器解决方案[J].世界电子元器件,2021(4):39-41. 被引量:1
  • 2Razavi B,著.Design of Analog CMOS Integrated Circuits(影印本)[M].北京:清华大学出版社,2005.
  • 3Smith M J S. On the circuit analysis of the Schmitt trigger[J]. IEEEJournal of Solid-State Circuits, 1988, 23 (1): 292-294.
  • 4[美]贝克(Baker R J)等,著.CMOS电路设计、布局与仿真[M].陈忠建,译.北京:机械工业出版社,2006.
  • 5Wang Z H. CMOS Adjustable Schmitt Triggers [J]. IEEE Transactions on instrumentation and Measurement, 1991, 40 (3) : 601-605.
  • 6Filanovsky I M, Bakes H. CMOS Schmitt Trigger Design [J]. IEEE Transactions on Circuits and Systems, 1994, 41 (1):46-49.
  • 7Wang C S, Yuan S Y, Kuo S Y. Full-swing BICOMS Schmitt trigger[J].IEEE Proc.-Circuit Devices Syst, 1997, 144 (5): 303-308.
  • 8Hster A. Novel CMOS Schmitt Trigger with controllable Hysteresis [J].IEEE Electronics letters, 1992, 28 (7): 639-641.
  • 9胡文金,江永清,吴英,柏俊杰,贾世军.数字光电耦合器隔离性能及动态特性测试仪[J].半导体光电,2008,29(3):341-344. 被引量:4
  • 10龚欣.航天用DC/DC电源模块结构分析研究[J].电子产品可靠性与环境试验,2010,28(5):23-28. 被引量:17

共引文献20

同被引文献195

引证文献3

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部