期刊文献+

一种超大规模集成电路多层布线技术研究

An Ultra Large Scale Integrated Circuit Multi-Layer Wiring Technology
原文传递
导出
摘要 当前芯片里的电路与系统日趋复杂,超大规模集成电路(VLSI)设计技术水平也在逐渐提高。VLSI设计中一般采用分级设计的方法。布图设计过程是整个VLSI分级设计中非常关键的步骤之一。基于Single-Sequence的集成电路布图就是在SS编解码的应用下对芯片中各单元的摆放进行优化从而达到芯片面积利用率最大化。重点介绍了在SS序列生成版图后各单元间连线的设计以及如何根据水平/垂直约束图提取版图中各单元的坐标,并利用李氏算法查找出最佳布线路径。 The circuits and systems on chip become more and more complex and the VLSI design technology is also improved quickly.The hierarchical design is widely used in VLSI design.The floorplan design is to make a floorplan from the circuit components description and the net-lists.The VLSI multi-floor's floorplan design based on Single-Sequence is a technology used to design a better idea to put the module so that the chip can get a smaller area.This article focuses on the SS in the sequence generated map of the unit after the connection between the design and how the level / vertical constraint graph extraction in the territory of the unit and to coordinate the use of lee's algorithm to find the best path to the wiring.
作者 石海波
机构地区 江苏大学
出处 《煤炭技术》 CAS 北大核心 2010年第11期24-26,共3页 Coal Technology
关键词 Single-Sequence 水平/垂直约束图 李氏算法 Single-Sequence level/vertical constraint graph Lee's algorithm
  • 相关文献

参考文献7

二级参考文献41

共引文献30

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部