期刊文献+

基于并行FIR滤波器结构的数字下变频 被引量:8

Digital Down-Conversion Based on Parallel FIR Filter Architecture
在线阅读 下载PDF
导出
摘要 对宽带信号进行并行处理,可同时满足低功耗和实时性的要求,已成为目前宽带信号处理的研究热点。本文提出了一种可在FPGA中实现的并行快速FIR滤波器设计方法。该方法通过应用并行多相处理技术中的一种新型分布式处理算法,在滤波器结构上实现了多级级联的形式,增强了中频处理的灵活性和通用性,节省了硬件开销。仿真结果表明,该算法很好的解决了原始低通滤波器速度跟不上A/D采样率的问题,把采样率提高到了320MHz以上。同时该方法应用软件实现并行信号处理,避免了使用DDC专用芯片,具有较强的通用性,可以很好的移植到其他CPLD中。 Parallel processing to broadband signals can meet low power consumption and real-time requirements; it has become a research hotspot of broadband signal processing. A parallel fast finite impulse response (FIR) filter design method based on FPGA is presented. By using of a novel distributed processing algorithm for parallel multi-phase processing technology, multi-stage cascade in the filter structure is implemented, flexibility and versatility of intermediate frequency (IF) signal processing is improved, and cost of hardware gets reduced. Simulation results show that the algorithm is a good solution to solve problem that speed of original low-pass filters can not keep up with the A/D sampling rate, therefore sampling rate can be increased up to more than 320MHz. Additionally, parallel signal processing is implemented through software, therefore special chip for digital down-conversion (DDC) is eliminated ; the method has good universality, it can be easily applied in other complex programmable logic devices (CPLDs).
作者 王璐 李明
出处 《火控雷达技术》 2010年第3期36-40,共5页 Fire Control Radar Technology
关键词 数字下变频 并行分布式算法 FIR滤波器 DDC parallel distributed arithmetic FIR filter
  • 相关文献

参考文献7

  • 1Mitchill R L.Creating complex signal samples from a band limited real signal.IEEE Trans on AES,1989,25(3):425-427.
  • 2Parhi K K.VLSI数字信号处理系统设计与实现[M].陈弘毅,白国强,吴行军,等译.北京:机械工业出版社,2004.
  • 3S.Winograd.Arithmetic complexity of computations[C].in CBMS-NSF Regional Conference Series in Applied Mathematics.SIAM Publications,1980,33.
  • 4Mouzj,Duhamelp.Shon-lengh FIR Filters and their use in fast nonrecursive filtering[J].IEEE Tram.Signal Proces.,1991,39(6):1322-1332.
  • 5D.A.Parker and K.K.Parhi,Low-area/power parallel FIR digital filter implementations[J].VLSI Signal Process.Syst.,1997,17(1):75-92.
  • 6Z.J.Mou and P.Duhamel.Fast FIR filtering:Algorithms and implementations[J].Signal Processing,1987,13(4).
  • 7Richard Conway and John Nelson.Improved RNS FIR filter architectures[J].IEEE Trans-actions on Circuits and Systems II:Express Briefs,2004,51(1):26-28.

共引文献4

同被引文献61

  • 1吴伟,唐斌,张鹏.基于多相滤波高效结构的宽带DDC及其FPGA实现[J].数据采集与处理,2004,19(2):210-214. 被引量:9
  • 2苟晓刚,周红彬.一种新的多相滤波结构在FPGA中的实现[J].无线电通信技术,2004,30(4):53-54. 被引量:7
  • 3王黎明,刘贵忠,刘龙,刘洁瑜.一种基于FPGA的并行流水线FIR滤波器结构[J].微电子学,2004,34(5):582-585. 被引量:10
  • 4杨灵,吴黎晖,张蕴玉.基于高效抽取滤波器的数字下变频设计[J].华中科技大学学报(自然科学版),2006,34(6):14-17. 被引量:10
  • 5施瑜,罗胜钦,陆忆.快速FIR算法[J].电子与电脑,2007(1):121-124. 被引量:1
  • 6SIMONE L, COMPARINI M C. Spacecraft transponder for deep space application: design and performance[J]. IEEE Areospace and Elctronic System, 2002, 3:1337-1347.
  • 7BARQUINERO C, DETRATH M. Multimode GaAs chip- set for new S-band satellite TT&C transponders[J]. IEEE TRAN. On Areospace and Electronic System,2008,44(3): 1029-1041.
  • 8Zhang Xiongkui, Gao Meiguo. A high performance digital IF receiver and application in ISAR imaging[C]. Radar Conference, 2009 IET International: 1-4.
  • 9Li Bing, Ge Lindong. An efficient architecture for wideband digital down conversion based on the goertzel filter [C]. Wireless Communications,Networking and Mobile Computing 2006.WiCOM 2006. International Conferenceon: 1-4.
  • 10Wu Wei, Tang Bin. An efficient digital down conversion structure with bandwidth matched receiving [C]. Communi cations and Information Technology, 2005. ISCIT 2005. IEEE International Symposium on: 136-139.

引证文献8

二级引证文献25

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部