摘要
详细论述了4位RISC MCU中断系统的Verilog设计实现过程。该MCU采用PIC两级流水线结构,含4个中断源,2级优先级。最后通过整体的RISC MCU IP核对其中断系统进行完整的程序测试,完成功能与时序的仿真与验证。
The process of design and realization of 4-bit RISC MCU's interrupt system based on Verilog is illustrated in detail. The MCU adopts two-stage pipeline architecture of PIC, includes four interrupt sources and two priority ranks. Finally, program tests using instructions are carried out through the whole RISC MCU IP core, simulation and verification in function and timing are presened.
出处
《电子技术应用》
北大核心
2008年第3期48-51,共4页
Application of Electronic Technique
基金
福建省自然科学基金(A0640005)
厦门市科技计划项目(3502Z20073037)