期刊文献+
共找到3,097篇文章
< 1 2 155 >
每页显示 20 50 100
DATA BYPASSING ARCHITECTURE AND CIRCUIT DESIGN FOR 32-BIT DIGITAL SIGNAL PROCESSOR 被引量:2
1
作者 Chen Xiaoyi Yao Qingdong Liu Peng 《Journal of Electronics(China)》 2005年第6期640-649,共10页
This paper presents a design method of ByPassing Unit(BPU) in 32-bit Digital Signal Processor(DSP)-MD32. MD32 is realized in 0,18μm technology, 1.8V and 200 MHz working clock. It focuses on the Reduced Instruction Se... This paper presents a design method of ByPassing Unit(BPU) in 32-bit Digital Signal Processor(DSP)-MD32. MD32 is realized in 0,18μm technology, 1.8V and 200 MHz working clock. It focuses on the Reduced Instruction Set Computer(RISC) architecture and DSP computation capability thoroughly, extends DSP with various addressing modes in a customized DSP pipeline stage architecture. The paper also discusses the architecture and circuit design of bypassing logic to fit MD32 architecture. The parallel execution of BPU with instruction decode in architecture level is applied to reduce time delay. The optimization of circuit that serial select with priority is analyzed in detail, and the result shows that about half of time delay is reduced after this optimization. Examples show that BPU is useful for improving the DSP's performance.The forwarding logic in MD32 realizes 8 data channels feedback and meets the working clock limit. 展开更多
关键词 digital signal processor(DSP) Customized pipeline FORWARDING Bypassing MD32
在线阅读 下载PDF
基于双DSP(Digital Signal Processor)结构的有源滤波器检测及控制系统 被引量:3
2
作者 孙建军 王晓峰 +2 位作者 汤洪海 查晓明 陈允平 《武汉大学学报(工学版)》 CAS CSCD 北大核心 2001年第3期55-59,共5页
简要介绍了DigitalSignalProcessor(DSP)的发展及其性能特点 ,详细讨论了一种利用双DSP构成的有源滤波器检测及控制系统的实现和基本结构及算法 .
关键词 有源滤波器 灵活电力系统 数字信号 单片机 控制系统
在线阅读 下载PDF
Analyzing and Seeking Minimum Test Instruction Set of Digital Signal Processor for Motor Control
3
作者 严伟 曹家麟 龚幼民 《Journal of Shanghai University(English Edition)》 CAS 2005年第2期147-152,共6页
The relativity of instructions of motor control digital signal processor (MCDSP) in the design is analyzed. A method for obtaining a minimum instruction set in plac e of the complete instruction set during generatio... The relativity of instructions of motor control digital signal processor (MCDSP) in the design is analyzed. A method for obtaining a minimum instruction set in plac e of the complete instruction set during generation of testing procedures is giv en in terms of the processor presentation matrix between micro-operators and in structions of MCDSP. 展开更多
关键词 minimum instruction set functional test digital signal processor(DSP).
在线阅读 下载PDF
INTELLIGENT CONTROL SYSTEM OF PULSED MAG WELDING INVERTER BASED ON DIGITAL SIGNAL PROCESSOR
4
作者 WU Kaiyuan HUANG Shisheng +1 位作者 WU Shuifeng LI Xinglin 《Chinese Journal of Mechanical Engineering》 SCIE EI CAS CSCD 2008年第6期86-90,共5页
A fuzzy logic intelligent control system of pulsed MAG welding inverter based on digital signal processor(DSP)is proposed to obtain the consistency of arc length in pulsed MAG welding.The proposed control system combi... A fuzzy logic intelligent control system of pulsed MAG welding inverter based on digital signal processor(DSP)is proposed to obtain the consistency of arc length in pulsed MAG welding.The proposed control system combines the merits of intelligent control with DSP digital control.The fuzzy logic intelligent control system designed is a typical two-input-single-output structure,and regards the error and the change in error of peak arc voltage as two inputs and the background time as single output.The fuzzy logic intelligent control system is realized in a look-up table(LUT)method by using MATLAB based fuzzy logic toolbox,and the implement of LUT method based on DSP is also discussed.The pulsed MAG welding experimental results demonstrate that the developed fuzzy logic intelligent control system based on DSP has strong arc length controlling ability to accomplish the stable pulsed MAG welding process and controls pulsed MAG welding inverter digitally and intelligently. 展开更多
关键词 Pulsed MAG welding inverter Arc length control Fuzzy logic intelligent control digital signal processor(DSP)
在线阅读 下载PDF
Application Analysis of Digital Signal Processor DSP in Logging Instrument
5
作者 Jie Lian 《Journal of Electronic Research and Application》 2019年第2期7-10,共4页
In today’s world, the development ofeconomy has led to the continuous developmentand evolution of science and technology. Computertechnology and large-scale integration technologyhave been well developed and applied,... In today’s world, the development ofeconomy has led to the continuous developmentand evolution of science and technology. Computertechnology and large-scale integration technologyhave been well developed and applied, followed by thetechnology of digital signal processing DSP productionand application. In the field of logging, the applicationfunction of this technology plays a key role. It not onlyallows the imaging logging technology to be furtherdeveloped, but also enables fast and accurate processingof downhole signals. Therefore, among many loggingtools today, digital signal processing DSPs have beenwidely used, and their functions have been fullyutilized. This paper analyzes the application of signalprocessor DSP in logging instruments. It is hoped thatit can play a reference role in the good application anddevelopment of logging instruments. 展开更多
关键词 digital signal processor DSP TECHNOLOGY LOGGING instrument application
在线阅读 下载PDF
Controller Design for Induction and Brushless Motors Using Matlab with Digital Signal Processor (DSP)
6
作者 B.R.Claros Poveda R.Castro Castro 《Journal of Mechanics Engineering and Automation》 2023年第4期117-126,共10页
The automation process is a very important pillar for Industry 4.0.One of the first steps is the control of motors to improve production efficiency and generate energy savings.In mass production industries,techniques ... The automation process is a very important pillar for Industry 4.0.One of the first steps is the control of motors to improve production efficiency and generate energy savings.In mass production industries,techniques such as digital signal processing(DSP)systems are implemented to control motors.These systems are efficient but very expensive for certain applications.From this arises the need for a controller capable of handling AC and DC motors that improves efficiency and maintains low energy consumption.This project presents the design of an adaptive control system for brushless AC induction and DC motors,which is functional to any type of plant in the industry.The design was possible by implementing Matlab software and tools such as digital signal processor(DSP)and Simulink.Through an extensive investigation of the state of the art,three models needed to represent the control system have been specified.The first model for the AC motor,the second for the DC motor and the third for the DSP control;this is done in this way so that the probability of failure is lower.Subsequently,these models have been programmed in Simulink,integrating the three main models into one.In this way,the design of a controller for use in AC induction motors,specifically squirrel cage and brushless DC motors,has been achieved.The final model represents a response time of 0.25 seconds,which is optimal for this type of application,where response times of 2e-3 to 3 seconds are expected. 展开更多
关键词 Motor Control digital signal processor(DSP) Industry 4.0 Inductive Motor Brushless Motor.
在线阅读 下载PDF
Research on Superscalar Digital Signal Processor
7
作者 DengZhenghong ZhengWei DengLei HuZhengguo 《医学信息(医学与计算机应用)》 2004年第2期64-67,共4页
Under the direction of design space theory,in this paper we discuss the design of a superscalar pipelining using the way of multiple issues,and the implement of a superscalar based RISC DSP architecture,SDSP.Furthermo... Under the direction of design space theory,in this paper we discuss the design of a superscalar pipelining using the way of multiple issues,and the implement of a superscalar based RISC DSP architecture,SDSP.Furthermore,in this paper we discuss the validity of instruction prefetch,the branch prediction,the depth of instruction window and other issues that can affect the performance of superscalar DSP. 展开更多
关键词 超标量结构数字信号处理器 结构空间理论 流水线作业 数字信号
在线阅读 下载PDF
Digital control of pulsed gas metal arc welding inverter using TMS320LF2407A 被引量:1
8
作者 吴开源 黄石生 +1 位作者 李星林 吴水锋 《China Welding》 EI CAS 2008年第1期75-80,共6页
A digital control of pulsed gas metal arc welding inverter was proposed. A control system consisting of analogue parts was replaced with a new digital control implemented in a TMS320LF2407A DSP chip. The design and co... A digital control of pulsed gas metal arc welding inverter was proposed. A control system consisting of analogue parts was replaced with a new digital control implemented in a TMS320LF2407A DSP chip. The design and constructional features of the whole digital control were presented. The resources of the DSP chip were efficiently utilized and the circuits are very concise, which can enhance the stability and reliability of welding inverter. Experimental results demonstrate that the developed digital control has the ability to accomplish the excellent pulsed gas metal arc welding process and the merits of the developed digital control are stable welding process, little spatter and perfect weld appearance. 展开更多
关键词 pulsed gas metal arc welding inverter digital control digital signal processor TMS320LF2407A
在线阅读 下载PDF
POWER OPTIMIZATION FOR THE DATAPATH OF A 32-BIT RECONFIGURABLE PIPELINED DSP PROCESSOR 被引量:1
9
作者 Han Liang Chen Jie Chen Xiaodong 《Journal of Electronics(China)》 2005年第6期650-657,共8页
With the continuous increasing of circuit scale, the problem of power consumption is paid much more attention than before, especially in large designs. In this paper, an experience of optimizing the power consumption ... With the continuous increasing of circuit scale, the problem of power consumption is paid much more attention than before, especially in large designs. In this paper, an experience of optimizing the power consumption of the 16-bit datapath in a 32-bit reconfigurable pipelined Digital Signal Processor (DSP) is introduced. By keeping the old input values and preventing the useless switching of the logic blocks on the datapath, the power consumption is much lowered. At the same time, by relocating some logic blocks between different pipeline stages and employing some data forward logics, a better balanced pipeline is achieved to lower the power consumption for conditional computation instructions at very low timing and area costs. The effectivity of these power optimization technologies are proved by the experimental results. Finally, some ideas about how to reduce the power consumption of circuits are proposed, which are very effective and useful in practice designs, especially in pipelined ones. 展开更多
关键词 Power consumption digital signal processor (DSP) dataPath (DP)
在线阅读 下载PDF
DSP-free coherent receivers in frequency-synchronous optical networks for next-generation data center interconnects 被引量:1
10
作者 Lei Liu Feng Liu +2 位作者 Cheng Peng Bo Xue William Shieh 《Advanced Photonics Nexus》 2025年第3期141-148,共8页
Propelled by the rise of artificial intelligence,cloud services,and data center applications,next-generation,low-power,local-oscillator-less,digital signal processing(DSP)-free,and short-reach coherent optical communi... Propelled by the rise of artificial intelligence,cloud services,and data center applications,next-generation,low-power,local-oscillator-less,digital signal processing(DSP)-free,and short-reach coherent optical communication has evolved into an increasingly prominent area of research in recent years.Here,we demonstrate DSP-free coherent optical transmission by analog signal processing in frequency synchronous optical network(FSON)architecture,which supports polarization multiplexing and higher-order modulation formats.The FSON architecture that allows the numerous laser sources of optical transceivers within a data center can be quasi-synchronized by means of a tree-distributed homology architecture.In conjunction with our proposed pilot-tone assisted Costas loop for an analog coherent receiver,we achieve a record dual-polarization 224-Gb/s 16-QAM 5-km mismatch transmission with reset-free carrier phase recovery in the optical domain.Our proposed DSP-free analog coherent detection system based on the FSON makes it a promising solution for next-generation,low-power,and high-capacity coherent data center interconnects. 展开更多
关键词 digital signal processing-free data center interconnect frequency synchronous optical network analog signal processing
在线阅读 下载PDF
A perspective on digital signal processor based leadership performance accelerator for AI and HPC
11
作者 Yang GUO Yaohua WANG Sheng MA 《Frontiers of Computer Science》 2025年第7期147-149,共3页
1 Introduction The perpetual demand for computational power in scientific computing incessantly propels high-performance computing(HPC)systems toward Zettascale computation and even beyond[1,2].Concurrently,the ascens... 1 Introduction The perpetual demand for computational power in scientific computing incessantly propels high-performance computing(HPC)systems toward Zettascale computation and even beyond[1,2].Concurrently,the ascension of artificial intelligence(AI)has engendered a marked surge in computational requisites,doubling the required computation performance by every 3.4 months[3].The collective pursuit of ultra-high computational capability has positioned AI and scientific computing as the preeminent twin drivers of HPC. 展开更多
关键词 high performance computing digital signal processor scientific computing zettascale computation artificial intelligence artificial intelligence ai leadership performance accelerator computational power
原文传递
浮点数字信号处理器Data-RAM的RTL模型设计
12
作者 胡正伟 仲顺安 陈禾 《北京理工大学学报》 EI CAS CSCD 北大核心 2007年第1期68-72,共5页
提出了一种双精度浮点数字信号处理器Data-RAM的RTL模型设计方法.分析了Data-RAM的结构和访问机制,采用自顶向下的方法和VHDL语言,实现了Data-RAM的RTL模型设计并验证了其功能的正确性.该模型支持3地址独立进行数据存取,支持字节、半字... 提出了一种双精度浮点数字信号处理器Data-RAM的RTL模型设计方法.分析了Data-RAM的结构和访问机制,采用自顶向下的方法和VHDL语言,实现了Data-RAM的RTL模型设计并验证了其功能的正确性.该模型支持3地址独立进行数据存取,支持字节、半字、字的读写访问和双字的读访问.在访问地址不冲突的前提下,最大可以在同一时钟周期进行2次64 bit的读操作和1次32 bit读写操作.Data-RAM的RTL模型设计为门级和物理级的性能设计提供了参考. 展开更多
关键词 数字信号处理器 data-RAM RTL模型
在线阅读 下载PDF
基于单目视觉的智能变电站母线倒闸故障自动化检测系统
13
作者 韩高飞 翟春雨 武剑灵 《电子设计工程》 2026年第5期111-116,共6页
为快速发现并准确定位母线倒闸过程中可能出现的细微故障或异常状态,设计了一种基于单目视觉的智能变电站母线倒闸故障自动化检测系统。感知层采用DALSA公司的LA-CM-08K08A-00-R单目视觉相机捕捉母线实时图像,并由TMS320F28335核心处理... 为快速发现并准确定位母线倒闸过程中可能出现的细微故障或异常状态,设计了一种基于单目视觉的智能变电站母线倒闸故障自动化检测系统。感知层采用DALSA公司的LA-CM-08K08A-00-R单目视觉相机捕捉母线实时图像,并由TMS320F28335核心处理器进行快速处理,以获取准确的图像数据。数据通过CAN总线接口传输至网络层,并经由接入控制器进行协议转换。平台层利用这些数据,采用基于粒子滤波与单目视觉的母线倒闸故障检测算法,以精确识别母线位置、运动轨迹及异常状态。最终实现母线倒闸过程的故障检测,并能触发报警机制与保护措施。实验结果表明,在八种常见故障类型的检测中,该系统误判率均低于3%,平均时间延迟相比三维模型系统降低约37%,有效提升了故障检测的效率和准确性,同时也提高了变电站的运维效率和安全性。此外,系统监控界面直观易用。 展开更多
关键词 单目视觉 数字信号处理器 智能变电站 母线倒闸 粒子滤波 故障检测
在线阅读 下载PDF
基于DSP的惯导/双星敏感器组合导航系统设计与实现
14
作者 黄山笑 严升 《现代导航》 2026年第1期11-15,20,共6页
阐述了一种惯导/双星敏感器组合导航系统的设计架构,详细介绍了基于国产银河飞腾多核数字信号处理器(DSP)的硬件平台,通过任务划分在不同内核上并行处理惯性解算、星敏感器信息处理和组合滤波等任务,采用开源软件完成了上位机数据采集... 阐述了一种惯导/双星敏感器组合导航系统的设计架构,详细介绍了基于国产银河飞腾多核数字信号处理器(DSP)的硬件平台,通过任务划分在不同内核上并行处理惯性解算、星敏感器信息处理和组合滤波等任务,采用开源软件完成了上位机数据采集软件的设计与开发,实现对于组合导航系统数据的显示和记录,并开展了静态观测试验,验证了组合导航系统的正确性和稳定性,给出了一种基于惯导和双星敏感器的星光折射组合导航系统的工程实现方法。 展开更多
关键词 双星敏感器 飞腾数据信号处理器 星光折射 组合导航
在线阅读 下载PDF
数字化技术在消防应急救援通信中的应用研究
15
作者 方之龙 樊燕青 《数字通信世界》 2026年第1期88-90,93,共4页
随着数字化技术的飞速发展,其在消防应急救援通信中的应用日益广泛。本文探讨了数字化技术在消防应急救援通信中的应用,并结合本地区实际案例,分析了其优势和对消防工作的深远影响。希望能够为本地区消防部门提供有益的参考和启示,推动... 随着数字化技术的飞速发展,其在消防应急救援通信中的应用日益广泛。本文探讨了数字化技术在消防应急救援通信中的应用,并结合本地区实际案例,分析了其优势和对消防工作的深远影响。希望能够为本地区消防部门提供有益的参考和启示,推动数字化技术在消防领域的广泛应用和发展。 展开更多
关键词 数字化技术 消防应急救援 通信 数据传输
在线阅读 下载PDF
数字孪生数据融合下主变区智能巡检系统
16
作者 朱青 陈剑 《电子设计工程》 2026年第2期92-95,100,共5页
主变区中存在高压、大电流等危险因素,巡检系统可以在不直接暴露于危险环境中的情况下,根据干路功率及各支路总功率之间的数值关系,完成危险因素排查。为此,设计数字孪生数据融合下的主变区智能巡检系统。基于数字孪生虚实交互条件,追... 主变区中存在高压、大电流等危险因素,巡检系统可以在不直接暴露于危险环境中的情况下,根据干路功率及各支路总功率之间的数值关系,完成危险因素排查。为此,设计数字孪生数据融合下的主变区智能巡检系统。基于数字孪生虚实交互条件,追踪主变区电力信号,以完成电力数据的标注及格式转换,实现数字孪生数据融合下的巡检需求分析。根据分析结果,设置视频采集模块、电力信号匹配与追踪模块、巡检虚拟信息增强显示模块,并完善它们之间的实时连接与驱动关系,实现主变区智能巡检系统的功能模块设计,完成巡检任务。实验结果表明,应用所设计的系统可在不同条件下准确检测出干路功率与支路总功率之间的数值关系,不会发生误检情况,有助于实现电网主变区的高效、精准巡检。 展开更多
关键词 数字孪生数据融合 电网主变区 智能巡检 虚实交互 电力信号
在线阅读 下载PDF
Optimized Implementation of the FDK Algorithm on One Digital Signal Processor 被引量:1
17
作者 梁文轩 张辉 胡广书 《Tsinghua Science and Technology》 SCIE EI CAS 2010年第1期108-113,共6页
This paper presents an optimized implementation of the FDK algorithm on a single fixed-point TMS320C6455 digital signal processor (DSP). Software pipelining and proper configuration of the data transfer enables a 25... This paper presents an optimized implementation of the FDK algorithm on a single fixed-point TMS320C6455 digital signal processor (DSP). Software pipelining and proper configuration of the data transfer enables a 2563 volume to be reconstructed in about 42 seconds from 360 projections with very good accuracy. This implementation reveals the potential of modern high-performance DSPs in accelerating image reconstruction, especially when cost and power consumption are emphasized. 展开更多
关键词 computed tomography digital signal processor (DSP) high performance computing software pipelining
原文传递
Study on GNSS satellite signal simulator 被引量:2
18
作者 李栋 李永红 +3 位作者 岳凤英 孙笠森 赵圣飞 王恩怀 《Journal of Measurement Science and Instrumentation》 CAS 2013年第4期349-352,共4页
Satellite signal simulator for global navigation satellite system(GNSS)can evaluate the accuracy of capturing,tracing and positioning of GNSS receiver.It has significant use-value in the military and civil fields.The ... Satellite signal simulator for global navigation satellite system(GNSS)can evaluate the accuracy of capturing,tracing and positioning of GNSS receiver.It has significant use-value in the military and civil fields.The system adopts the overall design scheme of digital signal processor(DSP)and field-programmable gate array(FPGA).It consists of four modules:industrial control computer simulation software,mid-frequency signal generator,digital-to-analog(D/A)module and radio frequency(RF)module.In this paper,we test the dynamic performance of simulator using the dynamic scenes testing method,and the signal generated by the designed simulator is primarily validated. 展开更多
关键词 global navigation satellite system (GNSS) digital signal processor (DSP) field-programmable gate array (FPGA) simulatorDocument code:AArticle ID:1674-8042(2013)04-0349-04
在线阅读 下载PDF
Implementation of GPR Signals De-Noising Based on DSP
19
作者 CHEN Xiao-li TIAN Mao ZHOU Hui-lin 《Wuhan University Journal of Natural Sciences》 EI CAS 2005年第6期1005-1008,共4页
An important issue of ground-penetrating radar (GPR) signals analysis is de-noising thai is the guarantee of acquiring good detecting effect. The paper illustrates a successful application of digital single process... An important issue of ground-penetrating radar (GPR) signals analysis is de-noising thai is the guarantee of acquiring good detecting effect. The paper illustrates a successful application of digital single processor (DSP) based on wavelet shrinkage algorithm. In order to realize real-time GPP, signals analysis, some key issues are discussed such as the realization of fast wavelet transformation, the selection of CPU chip and the optimization of data movement. Experimenial results show that the DSP based application not only basically meets the real-time requirement of GPP, signals analysis, but also assures the quality of the GPR signals analysis. 展开更多
关键词 wavelet shrinkage de-noising GPR digital signal processor real time soft thresholding SNR
在线阅读 下载PDF
A SINGLE PROCESSOR MULTI-RATE VOCODER
20
作者 Wang Dusheng Zhang Jiankang Fan Changxin(information Science Institute, Xidian university, Xi’an 710071) 《Journal of Electronics(China)》 1997年第1期59-62,共4页
This paper presents the design of a full-duplex multi-rate vocoder which implements an LPC-10, CELPC and VSELPC algorithms in real time. A single commercially available digital signal processor IC, the TMS320C25, is u... This paper presents the design of a full-duplex multi-rate vocoder which implements an LPC-10, CELPC and VSELPC algorithms in real time. A single commercially available digital signal processor IC, the TMS320C25, is used to perform the digital processing. The channel interfaces are configured with the design of ASIC, and including timing and control logic circuits. 展开更多
关键词 MULTI-RATE VOCODER SPEECH CODING digital signal processor
在线阅读 下载PDF
上一页 1 2 155 下一页 到第
使用帮助 返回顶部