期刊文献+

A Maximum Time Difference Pipelined Arithmetic Unit Based on CMOS Gate Array

A Maximum Time Difference Pipelined Arithmetic Unit Based on CMOS Gate Array
原文传递
导出
摘要 This paper describes a maximum time difference pipelined arithmetic chip,the 36-bit adder and subtractor based on 1.5 μm CMOS gate array The chipcan operate at 60MHz, and consumes less than 0.5Wat. The results are alsostudied, and a more precise model of delay time dmerence is proposed. This paper describes a maximum time difference pipelined arithmetic chip,the 36-bit adder and subtractor based on 1.5 μm CMOS gate array The chipcan operate at 60MHz, and consumes less than 0.5Wat. The results are alsostudied, and a more precise model of delay time dmerence is proposed.
出处 《Journal of Computer Science & Technology》 SCIE EI CSCD 1995年第2期97-103,共7页 计算机科学技术学报(英文版)
关键词 ADDER CMOS gate array maximum time difference wave pipeline Adder,CMOS,gate array maximum time difference,wave pipeline
  • 相关文献

参考文献2

  • 1Wong D C,IEEE Transactions on Computer-Aided Design of Ingrated Circuits and Systems,1993年,12卷,1期,25页
  • 2Lin Qi,J Comput Sci Technol,1988年,3卷,1期,1页

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部