期刊文献+

一种基于DSP和采样ADC的数字锁定放大器 被引量:14

Digital Lock-in Amplifier Based on DSP and Sampling ADC
在线阅读 下载PDF
导出
摘要 探讨了用 DSP(数字信号处理器 )和采样 ADC(模数转换器 )实现数字锁定放大器的一种方法。在整数个周期内对被测信号进行采样得到信号序列 ,由数学运算得到参考序列 ,通过计算信号序列和参考序列的互相关函数就可实现数字相敏检测。文中还对数字相敏检测的频率特性进行了分析。最后 ,给出了实际设计的数字锁定放大器 ,它的工作频率范围是 10 Hz~ 30 k Hz,实验结果表明 ,可以用它来测量低信噪比的信号。 A method of implementing digital lock in amplifier with DSP (digital signal processor) and sampling ADC (analog digital converter) is discussed. Digital signal sequence is acquired through sampling signal measured over an integer number of signal periods, but digital reference sequence is acquired through mathematical operation, then digital phase sensitive detection can be realized by calculating the cross correlation function of digital signal sequence and digital reference sequence. In addition, the frequency response of the digital phase sensitive detection is analyzed. Finally, the designed digital lock in amplifier is given, which operates in the frequency range of 10 Hz to 30 kHz. Experimental results show that the digital lock in amplifier can be used for measuring signal with low signal to noise ratio.
出处 《数据采集与处理》 EI CSCD 2000年第2期222-225,共4页 Journal of Data Acquisition and Processing
关键词 数字锁定放大器 DSP ADC 微弱信号检测 correlation detection digital signals sampling analog digital converter
  • 相关文献

参考文献2

二级参考文献1

共引文献5

同被引文献64

引证文献14

二级引证文献50

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部