期刊文献+

面向WSN结点SoC的逐次逼近模数转换器 被引量:1

Successive Approximation Register ADC for SoC in WSN
原文传递
导出
摘要 设计了一种适合于无线传感网(WSN)结点SoC芯片传感器接口电路应用的12 bit精度逐次逼近型(SAR)模数转换器(ADC)。为了实现高精度、低成本,并兼容射频CMOS工艺的要求,利用全差分结构和带有Auto-zero失调消除功能的比较器提高转换精度。采用分段式电容阵列DAC减小芯片占用面积,通过构造符合精度要求的MOM电容单元,使电容阵列符合射频CMOS的工艺特点,利于嵌入式应用。同时,采取增加辅助电容的办法扩大输入信号范围。该ADC在0.18μm 1P6M标准CMOS工艺下实现,版图面积为0.9 mm2,最高采样速率为1 MS/s,在1.8 V电源电压下,整体功耗仅为2 mW。 A 12 bit successive approximation register (SAR) analog to digital converter (ADC) was proposed. For the application of SoC sensor interface in the node of wireless sensor network (WSN), the requirements of high precision, low cost and compatibility with RF CMOS technology should be satisfied. Several techniques were adopted, including the fully differential architecture and auto-zero comparator for high precision, split capacitor array DAC for low cost and MOM capacitor unit for compatibility. Besides, auxiliary capacitor was added to enlarge the input range. The proposed ADC was implemented in standard 0. 18 μm 1P6M CMOS technology, and the chip area is 0.9 mm2. The power dissipation is 2 mW at 1.8 V power supply and the highest sample speed reaches 1MS/s.
出处 《半导体技术》 CAS CSCD 北大核心 2013年第1期1-5,15,共6页 Semiconductor Technology
基金 国家科技重大专项课题资助项目(2010ZX03006-003-02)
关键词 逐次逼近型 模数转换器 无线传感网 片上系统 低功耗 successive approximation register (SAR) analog to digital converter ( ADC ) wireless sensor network (WSN) system on chip (SoC) low power
  • 相关文献

参考文献8

  • 1MICHAEL D S, BERNHARD E B, KRISTOFER S J P. An ultra low-energy ADC for smart dust [ J]. IEEE Journal of Solid-State Circuits, 2003, 38 (7): 1123-1129.
  • 2SUN L, DAI Q, QIAO G. Analysis on capacitor mismatch and parasitic capacitors effect of improved segmented-capacitor array in SAR ADC [ C] //Proceedings of the 3rd International Symposium on Intelligent Information Technology Application. Nanchang, China, 2009:280 -283.
  • 3ZHU Y, CHAN C, CHIO U, et al. A 10-bit 100-MS/s reference-free SAR ADC in 90 nm CMOS [J]. IEEE Journal of Solid-State Circuits, 2010, 45 (6): 1111-1121.
  • 4LE H P, SINGH J, HIREMATH L, et al. Ultra-low- power variable-resolution successive approximation ADC for biomedical application [J]. Electronics Letters, 2005, 41 (11): 634-635.
  • 5VERMA N, CHANDRAKASAN A P. A 25 ixW 100 kS/s 12 b ADC for wireless micro-sensor applications [C] // Proceedings of IEEE International Solid-State Circuits Conference. San Francisco, USA, 2006:222 -223.
  • 6PROMITZER G. 12-bit low-power fully differential switched capacitor noncalibrating successive approximation ADC with l MS/s [J]. IEEE Journal of Solid-State Circuits. 2001. 36 (7): 1138-1143.
  • 7SHRIVASTAVA A. 12-bit non-calibrating noise-immune redundant SAR ADC for system-on-a-chip [CI // Proceedings of IEEE International Symposium on Circuits and Systems. Island of Kos, Greece, 2006: 1515- 1518.
  • 8DAVIDOVIC M, ZACH G, ZIMMERMANN H. A 12-bit fully differential 2 MS/s successive approximation analog-to-digital converter with reduced power consumption [C] // Proceedings of IEEE 13'h International Symposium on Design and Diagnostics of Electronic Circuits and Systems. Vienna, Austria,2010: 399-402.

同被引文献6

引证文献1

二级引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部