期刊文献+

Design of 512-bit logic process-based single poly EEPROM IP

Design of 512-bit logic process-based single poly EEPROM IP
在线阅读 下载PDF
导出
摘要 A single poly EEPROM cell circuit sharing the deep N-well of a cell array was designed using the logic process. The proposed cell is written by the FN tunneling scheme and the cell size is 41.26 μm2, about 37% smaller than the conventional cell. Also, a small-area and low-power 512-bit EEPROM IP was designed using the proposed cells which was used for a 900 MHz passive UHF RFID tag chip. To secure the operation of the cell proposed with 3.3 V devices and the reliability of the used devices, an EEPROM core circuit and a DC-DC converter were proposed. Simulation results for the designed EEPROM IP based on the 0.18μm logic process show that the power consumptions in read mode, program mode and erase mode are 11.82, 25.15, and 24.08 ~tW, respectively, and the EEPROM size is 0.12 mm2. A single poly EEPROM cell circuit sharing the deep N-well of a cell array was designed using the logic process. The proposed cell is written by the FN tunneling scheme and the cell size is 41.26 μm2, about 37% smaller than the conventional cell. Also, a small-area and low-power 512-bit EEPROM IP was designed using the proposed cells which was used for a 900 MHz passive UHF RFID tag chip. To secure the operation of the cell proposed with 3.3 V devices and the reliability of the used devices, an EEPROM core circuit and a DC-DC converter were proposed. Simulation results for the designed EEPROM IP based on the 0.18 μm logic process show that the power consumptions in read mode, program mode and erase mode are 11.82, 25.15, and 24.08 μW, respectively, and the EEPROM size is 0.12 mm2.
出处 《Journal of Central South University》 SCIE EI CAS 2011年第6期2036-2044,共9页 中南大学学报(英文版)
基金 Project(10039239) supported by the Industrial Strategic Technology Development Program Funded by the Ministry of Knowledge Economy, Korea
关键词 single poly EEPROM cell Fowler-Nordheim tunneling logic process radio frequency identification small area EEPROM 设计过程 逻辑过程 单元电路 RFID标签 仿真结果 程序模式 低功耗
  • 相关文献

参考文献15

  • 1LEE J H, KIM J H, LIM G H, KIM T H, LEE J H, PARK K H, HA P B, KIM Y H. Low-power 512-bit EEPROM designed for UHF RFID tag chip [J]. ETRI Journal, 2008, 30(3): 347-354.
  • 2ROIZIN Y. C-flash: An ultra-low power single poly logic NVM [C]// Proceedings of the Non-Volatile Semiconductor Memory Workshop/ International Conference on Memory Technology and Design. Opio: IEEE Press, 2008, 5: 90-92.
  • 3奚经天,闫娜,车文毅,徐琮辉,王肖,杨玉庆,菅洪彦,闵昊.Low-cost low-power UHF RFID tag with on-chip antenna[J].Journal of Semiconductors,2009,30(7):137-142. 被引量:3
  • 4BARNETT R E, LIU Jin. An EEPROM programming controller for passive UHF RFID transponders with gated clock regulation loop and current surge control [J]. Journal of Solid-State Circuit, 2008, 43(8): 1808-1815.
  • 5LIU Dong-sheng, ZOU Xue-cheng, ZHANG Fan, DENG Min. Embedded EEPROM memory achieving lower power-new design of EEPROM memory for RFID tag IC [J]. IEEE Circuits and Devices Magazine, 2006, 22(6): 53-59.
  • 6BARTOLOEMO A D, RUCKER H, SCHLEY P, FOX A, LISCHKES, NA K Y. A single-poly EEPROM cell for embedded memory applications [J]. IEEE Journal of Solid-State Electronics, 2009, 53(6): 644-648.
  • 7LIN C F, SUN C Y. A single-poly EEPROM cell structure compatible to standard CMOS process [J]. IEEE Journal of Solid-State Electronics, 2007, 51 (6): 888-893.
  • 8YAP, ON G. A 16K E/SUP 2/PROM employing new array architecture and designed-In reliability features [J]. Jotmal of Solid-State Circuit, 1982, 17(5): 833-840.
  • 9USAMI M, SATO A, SAMESHIMA K, WATANANBE K, YOSHIGI H, IMURA R. Power LSI: An ultra small RF identification chip for individual recognition applications [C]// Proceedings of the Solid-State Circuit Conference. London: IEEE Press, 2003: 398-501.
  • 10BALDI L, CASCELLA A, VAJANA B. A scalable single poly EEPROM cell for embedded memory applications [C]// Proceedings of the Solid-State Current Device Research Conference. Hague: IEEE Press. 1995: 217-220.

二级参考文献10

  • 1Usami M.An ultra small RFID chip: μ-chip[].IEEE RFIC SympDig.2004
  • 2Chen X,Yeoh W G,Choi Y B, et al.A 2.45-GHz near-field RFID system with passive on-chip antenna tags[].IEEE Transactions on Microwave Theory and Techniques.2008
  • 3Shameli A,Safarian A,Rofougaran A, et al.A UHF near-field RFID system with fully integrated transponder[].IEEE Trans Mi- crow Theory Tech.2008
  • 4Robinet S,Gomez B,Delorme N.A CMOS-SOI 2.45GHz remote-powered sensor tag[].IEEE ISSCC Dig Tech Papers.2008
  • 5Nikitin P V,Rao K V S,Lazar S.An overview of near field UHF RFID[].IEEE International Conference on RFID.2007
  • 6Xi Jingtian,Yan Na,Che Wenyi, et al.On-chip antenna design for UHF RFID[].Electronics Letters.2009
  • 7Abrial A,Bouvier J,Renaudin M,et al.A new contactless smart card IC using an on-chip antenna and an asynchronous microcontroller[].IEEE Journal of Solid State Circuits.2001
  • 8Barnett R,Balachandran G,Lazar S,et al.A passive UHF RFID transponder for EPC Gen2with-14dBmsensitivity in0.13μm CMOS[].IEEEISSCC Dig Tech Papers.2007
  • 9Wang Xixao,Jiang Bowei,Che Wenyi,et al.A high efficiency AC-DC charge pump using feedback compensation technique[].ASSCC.2007
  • 10F S Graells,J L Huertas.Sub-1-V CMOS Proportional-to-Absolute Temperature Reference[].IEEE J SSC.2003

共引文献2

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部