期刊文献+

Design and implementation of a delay-optimized universal programmable routing circuit for FPGAs

Design and implementation of a delay-optimized universal programmable routing circuit for FPGAs
原文传递
导出
摘要 This paper presents a universal field programmable gate array(FPGA) programmable routing circuit,focusing primarily on a delay optimization.Under the precondition of the routing resource's flexibility and routability,the number of programmable interconnect points(PIP) is reduced,and a multiplexer(MUX) plus a BUFFER structure is adopted as the programmable switch.Also,the method of offset lines and the method of complementary hanged end-lines are applied to the TILE routing circuit and the I/O routing circuit,respectively.All of the above features ensure that the whole FPGA chip is highly repeatable,and the signal delay is uniform and predictable over the total chip.Meanwhile,the BUFFER driver is optimized to decrease the signal delay by up to 5%.The proposed routing circuit is applied to the Fudan programmable device(FDP) FPGA,which has been taped out with an SMIC 0.18-μm logic 1P6M process.The test result shows that the programmable routing resource works correctly,and the signal delay over the chip is highly uniform and predictable. This paper presents a universal field programmable gate array(FPGA) programmable routing circuit,focusing primarily on a delay optimization.Under the precondition of the routing resource's flexibility and routability,the number of programmable interconnect points(PIP) is reduced,and a multiplexer(MUX) plus a BUFFER structure is adopted as the programmable switch.Also,the method of offset lines and the method of complementary hanged end-lines are applied to the TILE routing circuit and the I/O routing circuit,respectively.All of the above features ensure that the whole FPGA chip is highly repeatable,and the signal delay is uniform and predictable over the total chip.Meanwhile,the BUFFER driver is optimized to decrease the signal delay by up to 5%.The proposed routing circuit is applied to the Fudan programmable device(FDP) FPGA,which has been taped out with an SMIC 0.18-μm logic 1P6M process.The test result shows that the programmable routing resource works correctly,and the signal delay over the chip is highly uniform and predictable.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2009年第6期132-137,共6页 半导体学报(英文版)
基金 supported by the National High Technology Research and Development Program of China(No.2007AA01Z285) the National Natural Science Foundation of China (No. 60876015)
关键词 FPGA programmable routing resource DELAY MUX BUFFER FPGA programmable routing resource delay MUX BUFFER
  • 相关文献

参考文献9

  • 1Betz V, Rose J, Marquardt A. Architecture and CAD for deepsubmicron FPGAs. Kluwer Academic Publishers, 1999
  • 2Ahmed E, Rose J. The effect of LUT and cluster size on deep-submicron FPGA performance and density. Proc ACM Int Symp FPGAs, 2000:3
  • 3Wang M, Ranjan A. Multi-million gate FPGA physical design challenges. Proc ACM ICCAD, 2003
  • 4Hutton M. Interconnect prediction for programmable logic devices. Proc ACM SLIP, 2001
  • 5The Programmable Logic Data Book. Xilinx Inc, 2004
  • 6Young S P, Bauer T J. Input/output interconnect circuit for FPGAs. USA Patent, No. 6 204 689 BI. Mar 20, 2001
  • 7Tu R. Design and implementation of 0.18 μm FPGA routing resource. Master Dissertation, Fudan University, 2007
  • 8Wu F, Zhang H. A delay-optimized universal FPGA routing architecture. Proc ASPDAC, 2009
  • 9Chen Liguang, Wang Yabin, Wu Fang, et al. Design and implementation of an FDP FPGA. Journal of Semiconductors, 2008, 29(4): 713

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部