期刊文献+

一种带锁相环的多模式时钟发生电路设计

Design of a Multi-mode Clock Generator with a PLL
在线阅读 下载PDF
导出
摘要 为提高开关电源控制芯片使用灵活性,优化对开关电源效率、纹波等性能的控制,并方便噪声滤除,提出一种带锁相环的多模式时钟发生电路芯片的设计。该电路可提供选择1.7MHz或2.6MHz的固定频率模式或锁相范围500kHz~3MHz的外部输入模式,应用于开关电源控制芯片时,可根据开关电源的应用情况设置工作频率,达到性能最佳化。该芯片已在1.5μmBCD(Bipolar-CMOS-DMOS)工艺下设计完成。测试结果表明芯片工作正常,预期的功能均已实现,可作为模拟电路IP使用。 A multi-mode clock generator with a phase locked Loop (PLL) was proposed to enhance flexibility of switch mode power supply (SMPS) control IC and optimize its control performance, which is beneficial to the high efficiency, low voltage ripples and noise of SMPS. This clock generator provides 1.7 MHz/2.6 MHz fixed frequency mode and external input mode with a locked range from 500 kHz to 3 MHz. Applied to SMPS control IC, it enabled the users to set the operation frequency of SMPS to achieve performance optimization according to its applications. The chip was designed and fabricated in 1.5 um BCD technology. Test results showed that the chip worked well and all expected functions were successfully realized. It can be used as an analog circuit IP and applied to different SMPS controller ICs.
出处 《固体电子学研究与进展》 CAS CSCD 北大核心 2008年第4期569-574,共6页 Research & Progress of SSE
基金 国家自然科学基金资助项目(90707002) 浙江省自然科学基金资助项目(合同号Z104441)
关键词 开关电源控制芯片 时钟发生电路 锁相环 固定频率模式 外部输入模式 SMPS control IC clock generator phase locked loop fixed frequency mode external input mode
  • 相关文献

参考文献9

  • 1李龙文.开关电源技术的最新进展[J].电源技术应用,2006,9(8):53-57. 被引量:18
  • 2Lee F C, van Wyk, J D, Boroyevich D, et al. Technology trends toward a system in a module in power electronics [J]. IEEE Circuits and Systems Magazine,2002, 2(4) :4-22.
  • 3李斌,弥谦.开关电源电磁干扰的抑制措施[J].电源世界,2006(9):45-47. 被引量:9
  • 4司龙,胡贵才,熊元新.一种新型的高性能鉴频鉴相器[J].微电子学与计算机,2006,23(7):188-191. 被引量:6
  • 5Gardner F M. Charge-pump phase locked loops[J]. IEEE Trans Comm, 1980,28(11):1 849-1 858.
  • 6Young I A, Greason J K, Wong K L. A PLL clock generator with 5 to 10 MHz of lock range for microprocessors [J]. IEEE Journal of Solid-state Circuits, 1992,27(11):1 599-1 607.
  • 7张丽,王洪魁,张瑞智.三阶电荷泵锁相环锁定时间的研究[J].固体电子学研究与进展,2004,24(2):196-199. 被引量:6
  • 8Ge Yan, Jia Song, Ye Hongfei, et al. A fast acquisition PLL with wide tuning range[J]. Chinese Journal of Semiconductors, 2007,28 (3) : 365-371.
  • 9Behzad Razavi. RF Microelectronics [M]. Prentice Hall, 1998 : 266-268.

二级参考文献10

  • 1[1]Roland E Best. Phased-Locked Loops, New York:McGraw-Hill ,inc, 1984 : 25 ~ 70
  • 2[3]Floyd M Gardner. Charge-pump phase-locked loopd. IEEE Trans Commun,1980;COM-28:1 849~ 1 858
  • 3[4]Dean. PLL Performance, Simulation, and Design,New York: National Semiconductor, 2001: 55 ~ 67
  • 4[5]Christian D. Modeling and characterization of the 3cd order charge-pump PLL: a fully event-driven approach. Analog Intergrated Circuits and Signal Processing, 1999;19:25~45
  • 5Roland E.Best.Phase-locked loop design,Simulation and application.M,Mc Graw Hill 2003
  • 6P Larsson,C Svensson.Skew safety and logic flexibility in a true single phase clocked system.in Proc.IEEE Int.Symp.Circuits Syst.,1995,2:941~944
  • 7H Kondoh,H Notani,T Yoshimura,H Shibata,Y Matsuda.A 1.5-V 250-MHz to 3.0-V 622-MHz operation CMOS phase-locked loop with precharge type phase-detector.IEICE Trans.Electron.1995,E78-C(4):381~388
  • 8H O Johansson.A simple precharged CMOS phase frequency detector.IEEE J.of Solid-State Circuits,Feb.1998,33(2):295~299
  • 9S I Ahmed,R D Mason.A dual edge-triggered phasefrequency detector architecture.ISCAS Proc.2003,Ⅰ:721~724
  • 10璩克旺,陶生桂,毛明平.开关电源的抗干扰技术[J].电工技术杂志,2003,25(10):25-28. 被引量:11

共引文献35

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部