期刊文献+

面向人工神经网络算法的数字VLSI设计及实现

Digital VLSI Design and Realization for Artificial Neural Network Algorithms
在线阅读 下载PDF
导出
摘要 设计了一种数据位长可变的基于MIMD(Multiple Instruction Multiple Data)结构的通用人工神经网络并行处理器APP(ANN’s Parallel Processor),具有8位、16位、32位等三种数据位模式.优化了处理器的关键运算部件和内部数据通路,并且定制了类RISC指令集,能够通过编程来实现多种ANN算法.APP处理器基于0.25μm的CMOS工艺设计,使用Cadence公司工具对其进行综合,并与其它的神经网络实现手段进行比较.实验结果表明,该处理器具有较好的通用性和实时性. A general artificial neural network parallel processor APP (ANN's Parallel Processor) with 8, 16, 32 bit data modes based on MIMD (Multiple Instruction Multiple Data) architecture is proposed, of which the data bit can be changeable. The key operation units and the inner data path are optimized, and the RISC-like instruction set is also customized with which several ANN algorithms can be realized. The APP processor is designed with the 0.25μm CMOS technology and is synthesized with tools from Cadence Inc. Experiement results show that comparing with other neural implementation ways, the proposed APP has a better performance in versatility and real-time ab.ility.
出处 《信息与控制》 CSCD 北大核心 2008年第5期615-620,共6页 Information and Control
关键词 MIMD 神经网络 处理器 位长可变 Multiple Instruction Multiple Data (MIMD) neural network processor variable bit-length
  • 相关文献

参考文献6

  • 1Dias F M, Antunes A, Mota A M. Artificial neural networks: A review of commercial hardware [J]. Engineering Applications of Artificial Intelligence, 2004, 17(8): 945-952.
  • 2Etienne-Cummings R, Kalayjian Z K, Cai D. A programmable focal-plane MIMD image processor chip [J]. IEEE Journal of Solid-State Circuits, 2001, 36(1): 64-73.
  • 3Abbas H M. Performance of the Alex AVX-2 MIMD architecture in learning the NetTalk database [J]. IEEE Transactions on Neural Networks, 2004, 15(2): 505-514.
  • 4Huang G B, Zhu Q Y, Siew C K. Extreme learning machine: Theory and applications [J]. Neurocomputing, 2006, 70(1-3): 489-501.
  • 5Huang G B, Zhu Q Y, Mao K Z, et al. Can threshold networks be trained directly? [J]. IEEE Transactions on Circuits and Systems Ⅱ: Express Briefs, 2006, 53(3): 187-191.
  • 6Wang Q, Li A, Li Z C, et al. A design and implementation of reconfigurable architecture for neural networks based on systolic arrays [A]. Proceedings of the 3rd International Symposium on Neural Networks [C]. Berlin, Germany: Springer-Verlag, 2006. 1328-1333.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部