摘要
在本文中,我们设计了基于多分辨分析,适合于硬件实现的二维DWT和IDWT实时系统.采用了top-down的VLSI设计方法,用硬件描述语言VHDL,在Synopsys系统中进行了验证和综合.综合结果表明:系统的规模为7140单元面积,对于四层二维小波变换,数据处理速度约可达到4Mpixel/s.
A VLSI architecture for forward/inverse 2D discrete wavelet transform in realtime applications is presented in this paper. It is designed and verified by the hardware descirption language (VHDL)and is suitable for the hardware implementation. The VHDL of our architecture is synthesized by the Synopsys synthesizer. The synthesized circuits contain 7140 area. The results show that the speed of data processing can reach about 4M pixel/s.
出处
《电子学报》
EI
CAS
CSCD
北大核心
1997年第2期29-32,共4页
Acta Electronica Sinica
关键词
图象编码
DWT
IDWT
VLSI
设计
Image coding, VLSI, VHDL Synthesis,Discrete wavelet transform (DWT)