期刊文献+

基于FPGA的数字射频存储器设计 被引量:11

Design of DRFM based on FPGA
在线阅读 下载PDF
导出
摘要 数字射频存储器(DRFM)是电子对抗中的一个关键部件,它将雷达信号下变频后的信号进行采样保存,再延时转发出去,从而实现距离上的欺骗干扰。本文介绍了DRFM的基本原理,确定了目前的总体设计思想,并在此基础上,设计了一种基于现场可编程门阵列的方案,并对方案进行了详细的论证。另外,对方案的核心部分还进行了仿真,分析了系统的主要性能指标。这种方案的设计思想独到,采用器件先进,为进一步研制高性能的DRFM电路奠定了坚实的基础。 Digital RF memory is a key component of the electronic jammer. It samples and saves the signal which is from down frequency conversion of radar signal, then postpones and sends it out, thus the deception and interference in distance are realized. This paper introduces the basic working principle of DRFM, and makes sure the current design thought. On this foundation, this paper designs a kind of DRFM basis of FPGA and demonstrates it. Moreover, the simulation of the core component has done and analyses the target of system's performance. The design thought of this project is original, the parts of an apparatus is forerunner, to further research the electric circuit of DRFM lay the solid foundation.
出处 《电子测量技术》 2007年第2期118-120,共3页 Electronic Measurement Technology
关键词 数字射频存储器 现场可编程门阵列 电子对抗 DRFM FPGA electronic jammer
  • 相关文献

参考文献5

二级参考文献8

  • 1W C Black Jr,D A Hodges.Time interleaved converter arrays[J]. IEEE J. Solid-State Circuits, Dec.1980,15:1022~1029.
  • 2N Kurosawa, et al.Explicit analysis of channel mismatch effects in time-interleaved ADC systems[J].IEEE Transactions on Circuits and Systems Ⅰ: Fundamental Theory and Applications, March 2001,48:.261~271.
  • 3J Elbornsson,F Gustafsson,J-E Eklund.Blind adaptive equalization of mismatch errors in a time-interleaved A/D converter system[J].IEEE Transactions on Circuits and Systems I: Regular Papers, Jan. 2004,51:151~158.
  • 4Jin Huawen,E K F Lee.A digital-background calibration technique for minimizing timing-error effects in time-interleaved ADCs[J].IEEE Transactions on Circuits and Systems Ⅱ: Analog and Digital Signal Processing, July 2000,47:603~613.
  • 5S M Jamal,Fu Daihong,M P Singh,et al.Calibration of sample-time error in a two-channel time-interleaved analog-to-digital converter[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, Jan. 2004,51:130~139.
  • 6Pereira, J M D,Girao, P M B S,Serra, A M C.An FFT-based method to evaluate and compensate gain and offset errors of interleaved ADC systems[J].IEEE Transactions on Instrumentation and Measurement, 2004,53(2):423~430.
  • 7Pun, C K S,Wu, Y C,Chan, S C,et al.On the design and efficient implementation of the Farrow structure[J]. IEEE , Signal Processing Letters,2003,10(7):189~192.
  • 8李刚强,田斌,易克初.FPGA设计中关键问题的研究[J].电子技术应用,2003,29(6):68-71. 被引量:23

共引文献20

同被引文献63

引证文献11

二级引证文献60

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部