期刊文献+

16GHz CMOS4∶1分频器 被引量:6

16GHz CMOS4∶1 Frequency Divider
在线阅读 下载PDF
导出
摘要 采用TSM C 0.18μm标准CM O S工艺实现了一种4∶1分频器。测试结果表明,电源电压1.8 V,核心功耗18 mW。该分频器最高工作频率达到16 GH z。当单端输入信号为-10 dBm时,具有5.8 GH z的工作范围。该分频器可以应用于超高速光纤通信以及其它高速数据传输系统。 A high-speed 4 : 1 frequency divider was realized by using 0.18 μm CMOS technology. Its core part consists of two 2 : 1 dividers and consumes 18 mW at a 1.8 V supply. The divider exhibits a maximum operating frequency up to 16 GHz, and has an operating region of 5.8 GHz under -10 dBm input signal. It can be used extensively in ultra-high-speed optic-fiber transceivers and other high-speed systems.
出处 《固体电子学研究与进展》 CAS CSCD 北大核心 2006年第1期69-71,119,共4页 Research & Progress of SSE
基金 国家863计划资助项目(2001AA312060)
关键词 分频器 锁存器 互补金属氧化物半导体 光纤通讯系统 frequency divider latch CMOS optic-fiber communication system
  • 相关文献

参考文献11

  • 1Marc Tiebout, Hans-Dieter Wohlmuth, Werner Simburger. A 1 V 51 GHz Fully-integrated VCO in 0. 12 μm CMOS[A]. IEEE ISSCC[C]. 2002,Session 17
  • 2Jonathan E Rogers, John R Long. A 10 Gb/s CDR/DEMUX with LC Delay Line VCO in 0.18 μm CMOS[A]. IEEE ISSCC[C]. 2002,Session 17
  • 3Lu J H, Tian L, Chen H T, et al. A 5 GHz 1:4 static frequency divider in 0. 35 μm CMOS technology[A]. SPIE International Symposium on Optic-electronics and Microelectronics[C]. 2001 ;4 604 : 252-255
  • 4Joseph M C Wong, Vincent S L Cheung, Howard CLuong. A 1-V 2.5-mV 5.2-GHz frequency divider in a 0.35 μm CMOS process [A]. Symposium on VLSI Circuits Digest of Technical Paper[C]. 2002:190-193
  • 5HongMo Wang. A 1.8 V 3 mW 16.8 GHz frequency divider in 0. 25 μm CMOS[A]. IEEE International Solid-State Circuits Conference[C]. 2000:196-197
  • 6Masakazu Kurisu, Masato Nishikawa, Hiroshi Asazawa, et al. An 11.8-GHz 31-mW CMOS frequency divider[A]. Symposium on VLSI Circuits Digest Technical Papers[C]. 1997:73-74
  • 7Hans-Dieter Wohlmuth, Daniel Kehrer, Werner Simburger. A high sensitivity static 2 : 1 frequency divider up to 19 GHz in 120 nm CMOS[A]. IEEE Radio Frequency Integrated Circuits Symposium [C].2002:231-234
  • 8Lu J H, Tian L, Chen H T, et al. Design techniques of CMOS SCL circuits for Gb/s applications[A]. 2001 4th International Conference on ASIC Proceedings[C]. 2001:559-562
  • 9Kiyoshi Ishii, Haruhiko Ichino, Chikara Yamaguchi.Maximum operating frequency in Si bipolar masterslave toggle flip-flop circult[J]. IEEE JSSC, 1994;29(7) : 754-760
  • 10Kiyoshi Ishii, Haruhiko Ichino, Minoru Togashi,Very-high-speed Si bipolar static frequency divider with new T-type flip-flops[J]. IEEE JSSC,1995;30(1) : 19-24

同被引文献31

引证文献6

二级引证文献6

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部