摘要
本文提出了一种容错的多Transputer的体系结构。该体系结构采用并行处理芯片Transputer作为基本处理单元,利用多Transputer并行处理系统的并行性、可拓扑性,用软件实现了带一个后援备份的三倍任务仿作的动态混合冗余,达到了高可靠性的目标。在保证高可靠性的前提下,该体系结构还使资源的消耗最少。该体系结构能连续容忍系统处理单元的单故障,并自动地启动后援备份进行重构,具有很高的可靠性、实时响应能力、可配置性和可扩充性。
This paper proposed a fault - tolerant multi-transputer architecture. The proposed architecture uses parallel processor transputer as the basic processing component, takeadvantage of the parallelism and reconfiguration of multi-transputer parallel systems, andachieve high reliability at low cost by the means of dynamic hybrid redundancy with a backupsparing component. The proposed architecture is capable of continuously toleranting singlefailure of processing components, automatically reconfiging transputer components by starting the backup sparing component. The advantages of this architecture are high fault tolerancy, real-time responsibility and extendibinty.
出处
《小型微型计算机系统》
CSCD
北大核心
1995年第6期12-17,共6页
Journal of Chinese Computer Systems
关键词
容错
混合冗科
体系结构
计算机系统
Transputer, Fault-tolerant, Hybrid redundancy, Parallel processing, Reconfiguration