期刊文献+
共找到13篇文章
< 1 >
每页显示 20 50 100
ALGORITHMS AND ARCHITECTURE IMPLEMENTATIONS OF MIMO OFDM BASEBAND RECEIVER BASED ON THE SIMD DSP CORE 被引量:1
1
作者 Hao Xuefei Chen Jie +1 位作者 Zhao Danfeng Zhou Chaoxian 《Journal of Electronics(China)》 2006年第5期763-768,共6页
This letter presents a programmable single-chip architecture for Multi-lnput and Multi-Output (M1MO) OFDM baseband receiver. The architecture comprises a Single Instruction Multiple Data (SIMD) DSP core and three ... This letter presents a programmable single-chip architecture for Multi-lnput and Multi-Output (M1MO) OFDM baseband receiver. The architecture comprises a Single Instruction Multiple Data (SIMD) DSP core and three coprocessors that are used for synchronization, FFT and channel decoder. In this MIMO OFDM system, the Zero Correlation Zone (ZCZ) code is used as the synchronization word preamble of packet in the physical layer in order to avoid the interference from other transmitting antennas. Furthermore, a simple channel estimation algorithm is proposed which is appropriate tbr the SIMD DSP computation. 展开更多
关键词 Multi-Input and Multi-Output (MIMO) OFDM Baseband receiver Zero Correlation Zone (ZCZ) code Single Instruction Multiple Data (SIMD) DSP
在线阅读 下载PDF
A Single-Transistor Active Pixel CMOS Image Sensor Architecture 被引量:1
2
作者 ZHANG Guo-An ZHANG Dong-Wei +5 位作者 HE Jin SU Yan-Mei WANG Cheng CHEN Qin LIANG Hai-Lang YE Yun 《Chinese Physics Letters》 SCIE CAS CSCD 2012年第3期56-58,共3页
A single-transistor CMOS active pixel image sensor(1T CMOS APS)architecture is proposed,By switching the photosensing pinned diode,resetting and selecting can be achieved by diode pull-up and capacitive coupling pull-... A single-transistor CMOS active pixel image sensor(1T CMOS APS)architecture is proposed,By switching the photosensing pinned diode,resetting and selecting can be achieved by diode pull-up and capacitive coupling pull-down of the source follower.Thus,the reset and selected transistors can be removed.In addition,the reset and selected signal lines can be shared to reduce the metal signal line,leading to a very high fill factor.The pixel design and operation principles are discussed in detail.The functionality of the proposed 1 T CMOS APS architecture has been experimentally verified using a fabricated chip in a standard 0.35μm CMOS AMIS technology. 展开更多
关键词 technology ACTIVE RESET
原文传递
A nano-metallic-particles-based CMOS image sensor for DNA detection 被引量:1
3
作者 何进 苏艳梅 +5 位作者 马玉涛 陈沁 王若楠 叶韵 马勇 梁海浪 《Chinese Physics B》 SCIE EI CAS CSCD 2012年第7期416-421,共6页
In this paper we report on a study of the CMOS image sensor detection of DNA based on self-assembled nano- metallic particles, which are selectively deposited on the surface of the passive image sensor. The nano-metal... In this paper we report on a study of the CMOS image sensor detection of DNA based on self-assembled nano- metallic particles, which are selectively deposited on the surface of the passive image sensor. The nano-metallic particles effectively block the optical radiation in the visible spectrum of ordinary light source. When such a technical method is applied to DNA detection, the requirement for a special UV light source in the most popular fluorescence is eliminated. The DNA detection methodology is tested on a CMOS sensor chip fabricated using a standard 0.5 gm CMOS process. It is demonstrated that the approach is highly selective to detecting even a signal-base mismatched DNA target with an extremely-low-concentration DNA sample down to 10 pM under an ordinary light source. 展开更多
关键词 CMOS image sensor nano-metallic particles DNA detection 0.5 gm CMOS process
原文传递
A Comparative Study of Ballistic Transport Models for Nanowire MOSFETs 被引量:1
4
作者 ZHANG Li-Ning MEI Jin-He +4 位作者 ZHANG Xiang-Yu TAO Jin HU Yue HE Jin CHAN Mansun 《Chinese Physics Letters》 SCIE CAS CSCD 2013年第11期149-152,共4页
We comparatively study two representative ballistic transport models of nanowire metal-oxide-semiconductor field effect transistors,i.e.the Natori model and the Jiménez model.The limitations and applicability of ... We comparatively study two representative ballistic transport models of nanowire metal-oxide-semiconductor field effect transistors,i.e.the Natori model and the Jiménez model.The limitations and applicability of both the models are discussed.Then the Jiménez model is extended to include atomic dispersion relations and is compared with the Natori model from the aspects of ballistic current and quantum capacitance.It is found that the Jiménez model can produce similar results compared with the more complex Natori model even at very small nanowire dimensions. 展开更多
关键词 MOSFETS CAPACITANCE DISPERSION
原文传递
An analytical model for predicting battery lifetime
5
作者 Guang Yang Sangho Kim Seongsoo Lee 《Journal of Measurement Science and Instrumentation》 CAS 2013年第1期19-22,共4页
We used an analytical high-level battery model to estimate the battery lifetime for a given load.The experimental results show that this model to predict battery lifetime under variable loads is more appropriate than ... We used an analytical high-level battery model to estimate the battery lifetime for a given load.The experimental results show that this model to predict battery lifetime under variable loads is more appropriate than that under constant loads. 展开更多
关键词 battery modeling battery lifetime prediction constant load variable load
在线阅读 下载PDF
An analytic model for gate-all-around silicon nanowire tunneling field effect transistors
6
作者 刘颖 何进 +6 位作者 陈文新 杜彩霞 叶韵 赵巍 吴文 邓婉玲 王文平 《Chinese Physics B》 SCIE EI CAS CSCD 2014年第9期369-374,共6页
An analytical model of gate-all-around (GAA) silicon nanowire tunneling field effect transistors (NW-TFETs) is developted based on the surface potential solutions in the channel direction and considering the band ... An analytical model of gate-all-around (GAA) silicon nanowire tunneling field effect transistors (NW-TFETs) is developted based on the surface potential solutions in the channel direction and considering the band to band tunneling (BTBT) efficiency. The three-dimensional Poisson equation is solved to obtain the surface potential distributions in the partition regions along the channel direction for the NW-TFET, and a tunneling current model using Kane's expression is developed. The validity of the developed model is shown by the good agreement between the model predictions and the TCAD simulation results. 展开更多
关键词 gate-all-round nanowire tunneling field effect transistor band to band tunneling analytic model
原文传递
An improvement to computational efficiency of the drain current model for double-gate MOSFET
7
作者 周幸叶 张健 +5 位作者 周致赜 张立宁 马晨月 吴文 赵巍 张兴 《Chinese Physics B》 SCIE EI CAS CSCD 2011年第9期392-395,共4页
As a connection between the process and the circuit design, the device model is greatly desired for emerging devices, such as the double-gate MOSFET. Time efficiency is one of the most important requirements for devic... As a connection between the process and the circuit design, the device model is greatly desired for emerging devices, such as the double-gate MOSFET. Time efficiency is one of the most important requirements for device modeling. In this paper, an improvement to the computational efficiency of the drain current model for double-gate MOSFETs is extended, and different calculation methods are compared and discussed. The results show that the calculation speed of the improved model is substantially enhanced. A two-dimensional device simulation is performed to verify the improved model. Furthermore, the model is implemented into the HSPICE circuit simulator in Verilog-A for practical application. 展开更多
关键词 computational efficiency compact model DOUBLE-GATE MOSFET
原文传递
Computer Program Calculation for Distortion of Wide-Band Track and Hold Amplifier
8
作者 Hailang Liang Jin He +6 位作者 Xiaoan Zhu Xiaomeng He Cheng Wang Lin He Gui Liu Qingxing He Caixia Du 《Journal of Computer and Communications》 2013年第6期1-4,共4页
Tow different computer calculation methods for distortion of the wide-band diode bridge track and hold amplifier (THA) are presented based on a high frequency Schottky diode model. One of the computer programs calcula... Tow different computer calculation methods for distortion of the wide-band diode bridge track and hold amplifier (THA) are presented based on a high frequency Schottky diode model. One of the computer programs calculates the distortion of weekly nonlinear THA based on the KCL and the nonlinear-current method. The other calculates the weekly nonlinear distortion by using a Volterra series method and a nodal formulation. Comparative calculation results for the diode bridge THA have shown good agreement with these two computer program calculation methods, whereas the overall computational efficiency of the nonlinear-current method is better than that of the nodal formulation method in a special evaluation. 展开更多
关键词 Track and HOLD AMPLIFIER Broadband Amplifiers High-Speed Integrated Circuits SCHOTTKY Diode Frequency Converters Harmonic DISTORTION VOLTERRA Analysis Computer Program Nonlinear-Current Method
在线阅读 下载PDF
Design and Verification of a High Performance LED Driver with an Efficient Current Sensing Architecture
9
作者 Jin He Wing Yan Leung +7 位作者 Tsz Yin Man Lin He Hailang Liang Aixi Zhang Qingxing He Caixia Du Xiaomeng He Mansun Chan 《Circuits and Systems》 2013年第5期393-400,共8页
A high power buck-boost switch-mode LED driver delivering a constant 350 mA with a power efficient current sensing scheme is presented in this paper. The LED current is extracted by differentiating the output capacito... A high power buck-boost switch-mode LED driver delivering a constant 350 mA with a power efficient current sensing scheme is presented in this paper. The LED current is extracted by differentiating the output capacitor voltage and maintained by a feedback. The circuit has been fabricated in a standard 0.35 μm AMS CMOS process. Measurement results demonstrated a power-conversion efficiency over 90% with a line regulation of 8%/V for input voltage of 3.3 V and current output between 200 mA and 350 mA. 展开更多
关键词 LED DRIVER Current Sensing CAPACITOR VOLTAGE FEEDBACK CIRCUIT
暂未订购
Performance improvement of solution-processed CdS/CdTe solar cells with a thin compact TiO_2 buffer layer 被引量:4
10
作者 Aashir Waleed Qianpeng Zhang +5 位作者 Mohammad Mahdi Tavakoli Siu-Fung Leung Leilei Gu Jin He Xiaoliang Mo Zhiyong Fan 《Science Bulletin》 SCIE EI CAS CSCD 2016年第1期86-91,共6页
The device performance of CdS/CdTe solar cells largely depends on not only the back ohmic contact, but also the conformality of Cd S window layer coating. In order to reduce the light absorption loss in Cd S, the Cd S... The device performance of CdS/CdTe solar cells largely depends on not only the back ohmic contact, but also the conformality of Cd S window layer coating. In order to reduce the light absorption loss in Cd S, the Cd S thickness is usually less than 100 nm. However, pinholes in Cd S and non-conformal coverage of Cd S on transparent conducting oxide layer will cause shunting thus leading to device performance degradation and failure. In this paper, low-temperature and low-cost fabrication methods, i.e., chemical bath deposition and electrochemical deposition, were used to deposit Cd S and Cd Te, respectively. It was found that the yield of device was around 20 % due to shunting. In order to alleviate this problem, a compact layer of TiO2 was inserted between the fluorine-doped tin oxide and Cd S as a buffer layer. The thickness effect of TiO2 was studied and showed that devices with thin(20 nm thickness) TiO2 performed better than the counterparts with thick layers. It was discovered that device yield improved to 80 % and stability in air substantially improved with TiO2 layer. 展开更多
关键词 Thin films Titanium dioxide Solarenergy Cadmium compounds
原文传递
Diode parameter extraction by a linear cofactor difference operation method
11
作者 马晨月 张辰飞 +3 位作者 王昊 何进 林信南 Mansun Chan 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2010年第11期43-46,共4页
The linear cofactor difference operator(LCDO) method,a direct parameter extraction method for general diodes,is presented.With the developed LCDO method,the extreme spectral characteristic of the diode voltage-curre... The linear cofactor difference operator(LCDO) method,a direct parameter extraction method for general diodes,is presented.With the developed LCDO method,the extreme spectral characteristic of the diode voltage-current curves is revealed,and its extreme positions are related to the diode characteristic parameters directly.The method is applied to diodes with different sizes and temperatures,and the related characteristic parameters,such as reverse saturation current,series resistance and non-ideality factor,are extracted directly.The extraction result shows good agreement with the experimental data. 展开更多
关键词 LCDO DIODE parameter extraction ideality factor series resistance
原文传递
Forward gated-diode method for parameter extraction of MOSFETs
12
作者 张辰飞 马晨月 +5 位作者 郭昕婕 张秀芳 何进 王国增 杨张 刘志伟 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2011年第2期23-27,共5页
The forward gated-diode method is used to extract the dielectric oxide thickness and body doping concentration of MOSFETs, especially when both of the variables are unknown previously. First, the dielectric oxide thic... The forward gated-diode method is used to extract the dielectric oxide thickness and body doping concentration of MOSFETs, especially when both of the variables are unknown previously. First, the dielectric oxide thickness and the body doping concentration as a function of forward gated-diode peak recombination-generation (R-G) current are derived from the device physics. Then the peak R-G current characteristics of the MOSFETs with different dielectric oxide thicknesses and body doping concentrations are simulated with ISE-Dessis for parameter extraction. The results from the simulation data demonstrate excellent agreement with those extracted from the forward gated-diode method. 展开更多
关键词 forward gated-diode method recombination-generation current parameter extraction MOSFETS
原文传递
A SPICE model for a phase-change memory cell based on the analytical conductivity model
13
作者 魏益群 林信南 +3 位作者 贾宇超 崔小乐 何进 张兴 《Journal of Semiconductors》 EI CAS CSCD 2012年第11期52-56,共5页
By way of periphery circuit design of the phase-change memory,it is necessary to present an accurate compact model of a phase-change memory cell for the circuit simulation.Compared with the present model,the model pre... By way of periphery circuit design of the phase-change memory,it is necessary to present an accurate compact model of a phase-change memory cell for the circuit simulation.Compared with the present model,the model presented in this work includes an analytical conductivity model,which is deduced by means of the carrier transport theory instead of the fitting model based on the measurement.In addition,this model includes an analytical temperature model based on the 1D heat-transfer equation and the phase-transition dynamic model based on the JMA equation to simulate the phase-change process.The above models for phase-change memory are integrated by using Verilog-A language,and results show that this model is able to simulate theⅠ-Ⅴcharacteristics and the programming characteristics accurately. 展开更多
关键词 phase-change memory compact model analytical conductivity
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部