期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A single channel, 6-bit 230-MS/s asynchronous SAR ADC based on 2 bits/stage
1
作者 韩雪 魏琦 +1 位作者 杨华中 汪蕙 《Journal of Semiconductors》 EI CAS CSCD 2014年第7期143-148,共6页
This paper proposes a single channel, 6-bit 230-MS/s asynchronous successive approximation register analog-to-digital converter (ADC) in an SMIC 65 nm CMOS technology. Through adopting the modified 2 bits/stage asyn... This paper proposes a single channel, 6-bit 230-MS/s asynchronous successive approximation register analog-to-digital converter (ADC) in an SMIC 65 nm CMOS technology. Through adopting the modified 2 bits/stage asynchronous control logic, the presented ADC actualizes a peak 40.90-dB spurious-free dynamic range and 29.05-dB signal-to-noise and distortion ratio at 230-MS/s sampling rate. Utilizing the dynamic comparator without the preamplifier, this work attains low-power design with only 0.93 mW power consumption and accomplishes a figure of merit of 174.67 fJ/step at 1 V supply voltage. 展开更多
关键词 analog-to-digital converter successive approximation register asynchronous control logic 2 bits perstage
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部