期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Area Analysis for On-chip Routers with Different Data-link Widths
1
作者 张敏 罗风光 +1 位作者 冯勇华 胡嘉 《Journal of Electronic Science and Technology of China》 2006年第2期161-164,共4页
Compared with the traditional and inter-chip networks, on-chip networks (NoCs) have enormous wire resources which can be traded for improving other performance requirements. This means that much wider data links can... Compared with the traditional and inter-chip networks, on-chip networks (NoCs) have enormous wire resources which can be traded for improving other performance requirements. This means that much wider data links can be used for NoCs. This paper focuses on the area costs for on-chip routers under four different data-link widths: 8 bits, 16 bits, 128 bits, and 256bits. Firstly, a virtual-channel based on-chip router is introduced. Secondly, the components of the router are implemented by Verilog HDL models and synthesized by Quartus II 4.0 in a FPGA device. Finally, the area costs are analyzed. It can be seen from the results that data-link width has great influence on area costs of buffers and crossbar while has no influence on area costs of arbiter. 展开更多
关键词 on-chip networks ROUTER data-linkwidths area costs FPGA
在线阅读 下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部