期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
可编程脉冲吞除频率合成器及其应用分析
1
作者 孙传友 《江汉石油学院学报》 CSCD 北大核心 1991年第3期79-84,108,共7页
可编程脉冲吞除频率合成器是应用微程序控制技术和脉冲吞除技术构成的一种新颖的数字式频率合成器,它的电路结构简单,可以在不改变输入基准频率和电路结构的前提下,通过“编程”来改变输出频率。所产生的输出频率准确稳定,且能灵活改变... 可编程脉冲吞除频率合成器是应用微程序控制技术和脉冲吞除技术构成的一种新颖的数字式频率合成器,它的电路结构简单,可以在不改变输入基准频率和电路结构的前提下,通过“编程”来改变输出频率。所产生的输出频率准确稳定,且能灵活改变。文章阐述了这种新型频率合成器设计的数学依据,并以SN368遥测地震仪控制系统主时钟电路为实例,对其电路结构和工作原理进行了深入剖析。 展开更多
关键词 遥测 地震仪 频率合成器 脉冲吞除
在线阅读 下载PDF
Register Clustering Methodology for Low Power Clock Tree Synthesis 被引量:5
2
作者 邓超 蔡懿慈 周强 《Journal of Computer Science & Technology》 SCIE EI CSCD 2015年第2期391-403,共13页
Clock networks dissipate a significant fraction of the entire chip power budget. Therefore, the optimization for power consumption of clock networks has become one of the most important objectives in high performance ... Clock networks dissipate a significant fraction of the entire chip power budget. Therefore, the optimization for power consumption of clock networks has become one of the most important objectives in high performance IC designs. In contrast to most of the traditional studies that handle this problem with clock routing or buffer insertion strategy, this paper proposes a novel register clustering methodology in generating the leaf level topology of the clock tree to reduce the power consumption. Three register clustering algorithms called KMR, KSR and GSR are developed and a comprehensive study of them is discussed in this paper. Meanwhile~ a buffer allocation algorithm is proposed to satisfy the slew constraint within the clusters at a minimum cost of power consumption. We integrate our algorithms into a classical clock tree synthesis (CTS) flow to test the register clustering methodology on ISPD 2010 benchmark circuits. Experimental results show that all the three register clustering algorithms achieve more than 20% reduction in power consumption without affecting the skew and the maximum latency of the clock tree. As the most effective method among the three algorithms, GSR algorithm achieves a 31% reduction in power consumption as well as a 4% reduction in skew and a 5% reduction in maximum latency. Moreover, the total runtime of the CTS flow with our register clustering algorithms is significantly reduced by almost an order of magnitude. 展开更多
关键词 low power register clustering clock tree synthesis
原文传递
Physical design method of MPSoC
3
作者 LIU Peng XIA Bing-jie TENG Zhao-wei 《Journal of Zhejiang University-Science A(Applied Physics & Engineering)》 SCIE EI CAS CSCD 2007年第4期631-637,共7页
Floorplan, clock network and power plan are crucial steps in deep sub-micron system-on-chip design. A novel di- agonal floorplan is integrated to enhance the data sharing between different cores in system-on-chip. Cus... Floorplan, clock network and power plan are crucial steps in deep sub-micron system-on-chip design. A novel di- agonal floorplan is integrated to enhance the data sharing between different cores in system-on-chip. Custom clock network con- taining hand-adjusted buffers and variable routing rules is constructed to realize balanced synchronization. Effective power plan considering both IR drop and electromigration achieves high utilization and maintains power integrity in our MediaSoC. Using such methods, deep sub-micron design challenges are managed under a fast prototyping methodology, which greatly shortens the design cycle. 展开更多
关键词 Physical design Fast prototyping FLOORPLAN clock tree synthesis (CTS) Power plan Multiprocessor system-onchip (MPSoC)
在线阅读 下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部