期刊文献+
共找到10,332篇文章
< 1 2 250 >
每页显示 20 50 100
基于预筛选的改进OS-CFAR算法 被引量:1
1
作者 许超 刘闯 王羽飞 《火控雷达技术》 2025年第1期49-54,共6页
针对有序统计(Order Statistics,OS)CFAR运算量大的问题,本文提出了一种基于均值选小(Smallest Of,SO)CFAR预筛选的改进OS(ISOS)CFAR检测算法,该算法在达到与OS-CFAR相同检测性能的同时可有效减少算法运行量。SO-CFAR筛选算法在参考单... 针对有序统计(Order Statistics,OS)CFAR运算量大的问题,本文提出了一种基于均值选小(Smallest Of,SO)CFAR预筛选的改进OS(ISOS)CFAR检测算法,该算法在达到与OS-CFAR相同检测性能的同时可有效减少算法运行量。SO-CFAR筛选算法在参考单元两侧同时存在干扰时会出现漏筛现象,ISOS-CFAR通过滑窗保护(Slide Protect,SP)算法改善了这种漏筛现象。SO-CFAR筛选算法在杂波突变高功率区会出现误筛现象,ISOS-CFAR通过OS-CFAR二次检测避免了这种误筛现象。仿真实验结果证明了ISOS-CFAR算法的有效性与优越性。 展开更多
关键词 目标检测 预筛选 滑窗保护 SO-CFAR os-cfar
在线阅读 下载PDF
Zuchongzhi-3 Sets New Benchmark with 105-Qubit Superconducting Quantum Processor
2
作者 LIU Danxu GE Shuyun WU Yuyang 《Bulletin of the Chinese Academy of Sciences》 2025年第1期55-56,共2页
A team of researchers from the University of Science and Technology of China(USTC)of the Chinese Academy of Sciences(CAS)and its partners have made significant advancements in random quantum circuit sampling with Zuch... A team of researchers from the University of Science and Technology of China(USTC)of the Chinese Academy of Sciences(CAS)and its partners have made significant advancements in random quantum circuit sampling with Zuchongzhi-3,a superconducting quantum computing prototype featuring 105 qubits and 182 couplers. 展开更多
关键词 quantum circuit sampling superconducting quantum computing prototype zuchongzhi superconducting quantum processor QUBITS COUPLERS
在线阅读 下载PDF
基于PowerMILL PostProcessor的海德汉iTNC530系统PLANE指令后置处理研究
3
作者 康晓崇 《机械研究与应用》 2025年第5期102-107,共6页
后置处理在计算机辅助制造(CAM)与数控加工之间起到关键的桥梁作用,其性能直接影响加工精度和效率。该文基于PowerMILL后处理编辑器开发了一个针对海德汉iTNC530系统的后处理器,旨在实现PLANE指令的自动生成,以适应复杂的多轴加工任务... 后置处理在计算机辅助制造(CAM)与数控加工之间起到关键的桥梁作用,其性能直接影响加工精度和效率。该文基于PowerMILL后处理编辑器开发了一个针对海德汉iTNC530系统的后处理器,旨在实现PLANE指令的自动生成,以适应复杂的多轴加工任务。文章详细描述了开发流程,包括刀具方向向量的提取、旋转角度的计算以及PLANE指令的生成,并结合具体案例展示了如何应用数学模型与旋转矩阵进行刀具路径的优化控制。仿真验证结果表明,所开发的后置处理器能够生成高精度的数控程序,提高了加工的自动化程度和稳定性,可以为多轴加工中的后置处理开发提供实践指导和技术参考。 展开更多
关键词 后置处理开发 海德汉iTNC530 PLANE指令 数学模型
在线阅读 下载PDF
基于后置滑窗检测器的OS-CFAR处理器优化设计 被引量:1
4
作者 倪骏 马晓岩 《雷达与对抗》 2000年第1期26-30,共5页
有序统计恒虚警率处理 (OS -CFAR)是现代雷达信号处理的一种重要方法。本文基于后置滑窗检测器的检测概率与虚警概率要求 ,利用遗传算法 (GA)对OS -CFAR处理器的检测门限进行了优化 ,并通过计算机仿真得出了有益的结论 ,其优化结果已用... 有序统计恒虚警率处理 (OS -CFAR)是现代雷达信号处理的一种重要方法。本文基于后置滑窗检测器的检测概率与虚警概率要求 ,利用遗传算法 (GA)对OS -CFAR处理器的检测门限进行了优化 ,并通过计算机仿真得出了有益的结论 ,其优化结果已用于某雷达视频信号处理系统中。 展开更多
关键词 雷达 os-cfar处理器 滑窗检测器 遗传算法
在线阅读 下载PDF
基于双DSP(Digital Signal Processor)结构的有源滤波器检测及控制系统 被引量:3
5
作者 孙建军 王晓峰 +2 位作者 汤洪海 查晓明 陈允平 《武汉大学学报(工学版)》 CAS CSCD 北大核心 2001年第3期55-59,共5页
简要介绍了DigitalSignalProcessor(DSP)的发展及其性能特点 ,详细讨论了一种利用双DSP构成的有源滤波器检测及控制系统的实现和基本结构及算法 .
关键词 有源滤波器 灵活电力系统 数字信号 单片机 控制系统
在线阅读 下载PDF
一种低复杂度的OS-CFAR排序算法 被引量:7
6
作者 刘超 钱孝桃 《电子技术与软件工程》 2016年第4期90-92,共3页
有序统计恒虚警算法是雷达在多目标环境下检测目标的主要方法,数值排序是有序统计恒虚警算法的必要步骤,通常采用的排序算法有希尔排序和快速排序等,本文根据OS-CFAR前后检测单元背景窗有相同单元的特点,提出了一种低复杂度的排序算法,... 有序统计恒虚警算法是雷达在多目标环境下检测目标的主要方法,数值排序是有序统计恒虚警算法的必要步骤,通常采用的排序算法有希尔排序和快速排序等,本文根据OS-CFAR前后检测单元背景窗有相同单元的特点,提出了一种低复杂度的排序算法,仿真结果表明该算法较常规排序算法在运算复杂度上有很大的改善。 展开更多
关键词 os-cfar 排序算法 低复杂度
在线阅读 下载PDF
基于小生境遗传算法的分布式OS-CFAR检测系统优化与性能分析 被引量:1
7
作者 王明宇 俞卞章 《航空学报》 EI CAS CSCD 北大核心 2002年第2期180-182,共3页
利用小生境遗传算法 ,对不同检测窗长度和检测信噪比的三传感器分布式 OS-CFAR检测系统进行了优化设计 ,给出了一组针对不同检测环境与融合方式的搜索结果。分析表明 ,对于非一致环境下分布式 OS-CFAR检测系统 ,小生境遗传算法是一种良... 利用小生境遗传算法 ,对不同检测窗长度和检测信噪比的三传感器分布式 OS-CFAR检测系统进行了优化设计 ,给出了一组针对不同检测环境与融合方式的搜索结果。分析表明 ,对于非一致环境下分布式 OS-CFAR检测系统 ,小生境遗传算法是一种良好的优化算法。利用搜索结果 ,研究了不同融合方式下环境变化对分布式 OS-CFAR检测系统的性能影响 ,结果表明 ,“或”融合对检测环境的非一致变化具有较强的鲁棒性 ,而“3选 2”融合和“与”融合对检测环境的变化比较敏感。 展开更多
关键词 小生境遗传算法 非一致环境 分布式多传感器恒虚警检测 数据融合 os-cfar检测系统
在线阅读 下载PDF
一种用于Multi-Processor测量系统的NOC结构的路由节点设计及性能评估 被引量:1
8
作者 武畅 李玉柏 彭启琮 《电子测量与仪器学报》 CSCD 2008年第5期101-106,共6页
本文提出了一种用于多处理器(Multi-Processor)测量系统的NOC结构的路由节点的微结构,并详细描述了路由节点的各个部分结构及其各自功能。为了说明本文提出的结构的可行性和实用性,本文设计了一套以DSP和FPGA为基础的用于NOC结构仿真的... 本文提出了一种用于多处理器(Multi-Processor)测量系统的NOC结构的路由节点的微结构,并详细描述了路由节点的各个部分结构及其各自功能。为了说明本文提出的结构的可行性和实用性,本文设计了一套以DSP和FPGA为基础的用于NOC结构仿真的硬件平台,评估了路由节点的资源消耗。最后,本文通过16个路由节点建立了一个基于4×4Mesh拓扑结构的NOC。通过仿真,得到了该网络在不同通信模式下的不同注入率情况下的延时、吞吐率、和面积消耗等性能,并与采用输出缓冲的路由节点进行了比较。同时,针对VOQ(virtual output queue)和输出缓冲大小这两个影响网络性能的重要微结构参数,给出了比较和分析结果。 展开更多
关键词 NOC 路由节点 微结构 多处理器 仿真
在线阅读 下载PDF
A SMART COMPENSATION SYSTEM BASED ON MCA7707 PROCESSOR
9
作者 赵敏 姚敏 颜彦 《Transactions of Nanjing University of Aeronautics and Astronautics》 EI 2001年第1期97-101,共5页
This paper presents a smart compensation system based on MCA7707 (a kind of signal processor). The li near errors and high order errors of a sensor (especially piezoresistive sensor) can be corrected by using this s... This paper presents a smart compensation system based on MCA7707 (a kind of signal processor). The li near errors and high order errors of a sensor (especially piezoresistive sensor) can be corrected by using this system. It can optimize the process of piezoresi stive sensor calibration and compensation, then, a total error factor within 0.2 % of the sensor′s repeatability errors is obtained. Data are recorded and coeff icients are determined automatically by this system, thus, the sensor compensati on is simplified greatly. For operating easily, a wizard compensation program is designed to correct every error and to get the optimum compensation. 展开更多
关键词 MCA7707 processor temp erature compensation piezoresistive sensor
在线阅读 下载PDF
基于FPGA的二维OS-CFAR设计与实现 被引量:7
10
作者 刘中祥 宋志勇 付强 《全球定位系统》 CSCD 2015年第5期76-80,共5页
二维OS-CFAR检测器在雷达目标检测中具有较好的检测性能,特别是在多目标以及动态杂波环境中,具有较强的抗干扰目标的能力。本文基于FPGA设计和实现了二维OS-CFAR检测器,采用并行寻址以及二元积累判决等结构解决了FPGA实现中二维空间上... 二维OS-CFAR检测器在雷达目标检测中具有较好的检测性能,特别是在多目标以及动态杂波环境中,具有较强的抗干扰目标的能力。本文基于FPGA设计和实现了二维OS-CFAR检测器,采用并行寻址以及二元积累判决等结构解决了FPGA实现中二维空间上参考单元寻址困难以及排序运算计算量大、耗时长、实时性不高的问题,实现了对距离-多普勒平面内所有检测点的流水作业,提高了二维有序恒虚警检测的实时性,满足了工程应用的要求。通过将FPGA实现结果与理论检测结果进行比较,验证了本文方法的有效性。 展开更多
关键词 二维os-cfar FPGA 数据流 二元积累
在线阅读 下载PDF
信息处理者安全保障义务的体系阐释
11
作者 苏成慧 《河北法学》 北大核心 2026年第1期120-138,共19页
安全保障义务本质上是一种危险、风险防免义务,其保障的安全权益包括国家安全、公共安全和个人安全。法律在风险防范中的价值追求为信息处理者安全保障义务的承担提供正当性基础。数字技术条件下,“信息处理者”的主体范围并不限于机构... 安全保障义务本质上是一种危险、风险防免义务,其保障的安全权益包括国家安全、公共安全和个人安全。法律在风险防范中的价值追求为信息处理者安全保障义务的承担提供正当性基础。数字技术条件下,“信息处理者”的主体范围并不限于机构主体,还应包括自然人主体。信息处理者安全保障义务包括积极义务和消极义务,其具体内容体现在不同领域、性质、等级的法规范中,以强制性规范为主要表达方式。信息处理者安全保障义务的体系展开应以宪法规定的基本权利为基点,在以强制性规范为主的公法体系中设置具体行为规范,《民法典》中相关引致条款和转介条款具有实现安全保障义务规范在公、私法体系中的衔接功能,使得作为保护性规范的安全保障义务规范在个人信息权益受损时的私法救济体系中能发挥“违法推定过失”的规范效果。 展开更多
关键词 数据安全保护 信息处理者 数据安全保障义务 数据安全风险 数据安全法治
原文传递
机载综合化通信系统的一种控制管理平台设计
12
作者 杨舟 王彤 王煦 《集成电路与嵌入式系统》 2026年第1期31-36,共6页
针对机载综合化通信系统在多网络、多总线、多任务环境下对航电数据处理与系统资源调度管理效能的应用需求以及自主可控安全性的迫切需要,提出了一种基于国产FT 2000/4处理器的控制管理平台设计,采用通用化和小型化设计思想,通过FPGA和... 针对机载综合化通信系统在多网络、多总线、多任务环境下对航电数据处理与系统资源调度管理效能的应用需求以及自主可控安全性的迫切需要,提出了一种基于国产FT 2000/4处理器的控制管理平台设计,采用通用化和小型化设计思想,通过FPGA和协议转换桥片扩展了平台的对外通信接口接入能力,同时搭载天脉3嵌入式操作系统实现了面向对象的软件分层设计。测试结果表明,该平台能够高效实现基于SRIO网络的系统控制管理功能,充分满足实时性和可靠性要求,在机载嵌入式平台具有较高的推广价值。 展开更多
关键词 高性能处理器 FT 2000/4 SRIO 天脉3操作系统 FPGA
在线阅读 下载PDF
A VLIW Architecture Stream Cryptographic Processor for Information Security 被引量:4
13
作者 Longmei Nan Xuan Yang +4 位作者 Xiaoyang Zeng Wei Li Yiran Du Zibin Dai Lin Chen 《China Communications》 SCIE CSCD 2019年第6期185-199,共15页
As an important branch of information security algorithms,the efficient and flexible implementation of stream ciphers is vital.Existing implementation methods,such as FPGA,GPP and ASIC,provide a good support,but they ... As an important branch of information security algorithms,the efficient and flexible implementation of stream ciphers is vital.Existing implementation methods,such as FPGA,GPP and ASIC,provide a good support,but they could not achieve a better tradeoff between high speed processing and high flexibility.ASIC has fast processing speed,but its flexibility is poor,GPP has high flexibility,but the processing speed is slow,FPGA has high flexibility and processing speed,but the resource utilization is very low.This paper studies a stream cryptographic processor which can efficiently and flexibly implement a variety of stream cipher algorithms.By analyzing the structure model,processing characteristics and storage characteristics of stream ciphers,a reconfigurable stream cryptographic processor with special instructions based on VLIW is presented,which has separate/cluster storage structure and is oriented to stream cipher operations.The proposed instruction structure can effectively support stream cipher processing with multiple data bit widths,parallelism among stream cipher processing with different data bit widths,and parallelism among branch control and stream cipher processing with high instruction level parallelism;the designed separate/clustered special bit registers and general register heaps,key register heaps can satisfy cryptographic requirements.So the proposed processor not only flexibly accomplishes the combination of multiple basic stream cipher operations to finish stream cipher algorithms.It has been implemented with 0.18μm CMOS technology,the test results show that the frequency can reach 200 MHz,and power consumption is 310 mw.Ten kinds of stream ciphers were realized in the processor.The key stream generation throughput of Grain-80,W7,MICKEY,ACHTERBAHN and Shrink algorithm is 100 Mbps,66.67 Mbps,66.67 Mbps,50 Mbps and 800 Mbps,respectively.The test result shows that the processor presented can achieve good tradeoff between high performance and flexibility of stream ciphers. 展开更多
关键词 STREAM CIPHER VLIW architecture processor RECONFIGURABLE application-specific instruction-set
在线阅读 下载PDF
The history of Cochlear^(TM) Nucleus~ sound processor upgrades:30 years and counting 被引量:2
14
作者 Anne L.Beiter Esti Nel 《Journal of Otology》 CSCD 2015年第3期108-114,共7页
Objective:To review developments in sound processors over the past 30 years that have resulted in significant improvements in outcomes for Nucleus~ recipients.
关键词 Cochlear implant Sound processor SmartSound SCAN Wireless accessories
暂未订购
Performance assessment of a spiral methanol to hydrogen fuel processor for fuel cell applications 被引量:2
15
作者 Foad Mehri Majid Taghizadeh 《Journal of Natural Gas Chemistry》 EI CAS CSCD 2012年第5期526-533,共8页
A novel design of plate-type microchannel reactor has been developed for fuel cell-grade hydrogen production.Commercial Cu/Zn/Al2O3 was used as catalyst for the reforming reaction,and its effectiveness was evaluated o... A novel design of plate-type microchannel reactor has been developed for fuel cell-grade hydrogen production.Commercial Cu/Zn/Al2O3 was used as catalyst for the reforming reaction,and its effectiveness was evaluated on the mole fraction of products,methanol conversion,hydrogen yield and the amount of carbon monoxide under various operating conditions.Subsequently,0.5 wt% Ru/Al2O3 as methanation catalyst was prepared by impregnation method and coupled with MSR step to evaluate the capability of methanol processor for CO reduction.Based on the experimental results,the optimum conditions were obtained as feed flow rate of 5mL/h and temperature of 250℃,leading to a low CO selectivity and high H2 yield.The designed reformer with catalyst coated layer was compared with the conventional packed bed reformer at the same operating conditions.The constructed fuel processor had a good performance and excellent capability for on-board hydrogen production. 展开更多
关键词 spiral fuel processor HYDROGEN fuel cell methanol steam reforming
在线阅读 下载PDF
基于多分层的OS-CFAR+SWD性能分析
16
作者 倪骏 马晓岩 《空军雷达学院学报》 2000年第2期1-3,7,共4页
对基于多分层处理的有序统计量恒虚警级联滑窗检测(OS-CFAR+SWD)处理器模型进行了理论推导和性能分析,给出了该模型归一化后单次脉冲过门限检测、多电平比较编码、多分层滑窗检测三级输出的虚警概率与检测概率公式及其仿真计算结... 对基于多分层处理的有序统计量恒虚警级联滑窗检测(OS-CFAR+SWD)处理器模型进行了理论推导和性能分析,给出了该模型归一化后单次脉冲过门限检测、多电平比较编码、多分层滑窗检测三级输出的虚警概率与检测概率公式及其仿真计算结果,为多分层OS-CFAR+SWD处理器的优化设计和实际应用提供了必要的理论依据。 展开更多
关键词 CFAR 滑窗检测 恒虚警 有序统计 虚警概率 检测概率 级联 OS 处理器 分层
在线阅读 下载PDF
A distributed cross-domain register filefor reconfigurable cryptographic processor 被引量:1
17
作者 Zhang Baoning Ge Wei Wang Zhen 《Journal of Southeast University(English Edition)》 EI CAS 2017年第3期260-265,共6页
Due to the fact that the register files seriously affect the performance and area of coarse-grained reconfigurable cryptographic processors, an efficient structure of the distributed cross-domain register file is prop... Due to the fact that the register files seriously affect the performance and area of coarse-grained reconfigurable cryptographic processors, an efficient structure of the distributed cross-domain register file is proposed to realize a cryptographic processor with a high performance and a lowarea cost. In order to meet the demands of high performance and high flexibility at a lowarea cost, a union structure with the multi-ports access structure, i, e., a distributed crossdomain register file, is designed by analyzing the algorithm features of different ciphers. Considering different algorithm requirements of the global register files and local register files,the circuit design is realized by adopting different design parameters under TSMC( Taiwan Semiconductor Manufacturing Company) 40 nm CMOS( complementary metal oxide semiconductor) technology and compared with other similar works. The experimental results showthat the proposed distributed cross-domain register structure can effectively improve the performance of the unit area, of which the total performance of block per cycle is improved by17. 79% and performance of block per cycle per area is improved by 117%. 展开更多
关键词 RECONFIGURABLE processor BLOCK CIPHER parallelimplementation REGISTER FILE
在线阅读 下载PDF
Ultra-Fast Next Generation Human Genome Sequencing Data Processing Using DRAGEN<sup>TM</sup>Bio-IT Processor for Precision Medicine 被引量:3
18
作者 Amit Goyal Hyuk Jung Kwon +5 位作者 Kichan Lee Reena Garg Seon Young Yun Yoon Hee Kim Sunghoon Lee Min Seob Lee 《Open Journal of Genetics》 2017年第1期9-19,共11页
Slow speed of the Next-Generation sequencing data analysis, compared to the latest high throughput sequencers such as HiSeq X system, using the current industry standard genome analysis pipeline, has been the major fa... Slow speed of the Next-Generation sequencing data analysis, compared to the latest high throughput sequencers such as HiSeq X system, using the current industry standard genome analysis pipeline, has been the major factor of data backlog which limits the real-time use of genomic data for precision medicine. This study demonstrates the DRAGEN Bio-IT Processor as a potential candidate to remove the “Big Data Bottleneck”. DRAGENTM accomplished the variant calling, for ~40× coverage WGS data in as low as ~30 minutes using a single command, achieving the over 50-fold data analysis speed while maintaining the similar or better variant calling accuracy than the standard GATK Best Practices workflow. This systematic comparison provides the faster and efficient NGS data analysis alternative to NGS-based healthcare industries and research institutes to meet the requirement for precision medicine based healthcare. 展开更多
关键词 NGS Data Analysis BWA-GATK DRAGEN Bio-IT processor Genomics INDEL Mapping
暂未订购
Speeding up the MATLAB complex networks package using graphic processors 被引量:1
19
作者 张百达 唐玉华 +1 位作者 吴俊杰 李鑫 《Chinese Physics B》 SCIE EI CAS CSCD 2011年第9期460-467,共8页
The availability of computers and communication networks allows us to gather and analyse data on a far larger scale than previously. At present, it is believed that statistics is a suitable method to analyse networks ... The availability of computers and communication networks allows us to gather and analyse data on a far larger scale than previously. At present, it is believed that statistics is a suitable method to analyse networks with millions, or more, of vertices. The MATLAB language, with its mass of statistical functions, is a good choice to rapidly realize an algorithm prototype of complex networks. The performance of the MATLAB codes can be further improved by using graphic processor units (GPU). This paper presents the strategies and performance of the GPU implementation of a complex networks package, and the Jacket toolbox of MATLAB is used. Compared with some commercially available CPU implementations, GPU can achieve a speedup of, on average, 11.3x. The experimental result proves that the GPU platform combined with the MATLAB language is a good combination for complex network research. 展开更多
关键词 complex networks graphic processors unit MATLAB Jacket Toolbox
原文传递
Image processing algorithm acceleration using reconfigurable macro processor model 被引量:2
20
作者 SunGuanKfu ChenHuaming LuHuanzhang 《Journal of Systems Engineering and Electronics》 SCIE EI CSCD 2004年第2期110-114,共5页
The concept and advantage of reconfigurable technology is introduced. A kind of processor architecture of re configurable macro processor (RMP) model based on FPGA array and DSP is put forward and has been implemented... The concept and advantage of reconfigurable technology is introduced. A kind of processor architecture of re configurable macro processor (RMP) model based on FPGA array and DSP is put forward and has been implemented. Two image algorithms are developed: template-based automatic target recognition and zone labeling. One is estimating for motion direction in the infrared image background, another is line picking-up algorithm based on image zone labeling and phase grouping technique. It is a kind of 'hardware' function that can be called by the DSP in high-level algorithm. It is also a kind of hardware algorithm of the DSP. The results of experiments show the reconfigurable computing technology based on RMP is an ideal accelerating means to deal with the high-speed image processing tasks. High real time performance is obtained in our two applications on RMP. 展开更多
关键词 real-time image processing reconfigurable computing technology reconfigurable macro processor model template matching image zone labeling.
在线阅读 下载PDF
上一页 1 2 250 下一页 到第
使用帮助 返回顶部