期刊文献+
共找到744篇文章
< 1 2 38 >
每页显示 20 50 100
Ultra-Low Power Designing for CMOS Sequential Circuits
1
作者 Patikineti Sreenivasulu Srinivasa Rao Vinaya Babu 《International Journal of Communications, Network and System Sciences》 2015年第5期146-153,共8页
Power consumption is the bottleneck of system performance. Power reduction has become an important issue in digital circuit design, especially for high performance portable devices (such as cell phones, PDAs, etc.). M... Power consumption is the bottleneck of system performance. Power reduction has become an important issue in digital circuit design, especially for high performance portable devices (such as cell phones, PDAs, etc.). Many power reduction techniques have also been proposed from the system level down to the circuit level. High-speed computation has thus become the expected norm from the average user, instead of being the province of the few with access to a powerful mainframe. Power must be added to the portable unit, even when power is available in non-portable applications, the issue of low-power design is becoming critical. Thus, it is evident that methodologies for the design of high-throughput, low-power digital systems are needed. Techniques for low-power operation are shown in this paper, which use the lowest possible supply voltage coupled with architectural, logic style, circuit, and technology optimizations. The threshold vol-tages of the MTCMOS devices for both low and high Vth are constructed as the low threshold Vth is approximately 150 - 200 mv whereas the high threshold Vth is managed by varying the thickness of the oxide Tox. Hence we are using different threshold voltages with minimum voltages and hence considered this project as ultra-low power designing. 展开更多
关键词 Ultra-low power design Dynamic power STATIC power SWITCHING ACTIVITIES LEAKAGE power power Optimization
暂未订购
Design of a Low Power DSP with Distributed and Early Clock Gating 被引量:1
2
作者 王兵 王琴 +1 位作者 彭瑞华 付宇卓 《Journal of Shanghai Jiaotong university(Science)》 EI 2007年第5期610-617,共8页
A novel clock structure of a low-power 16-bit very large instruction word (VLIW) digital signal processor (DSP) was proposed. To improve deterministic clock gating and to solve the drawback of conventional clock gatin... A novel clock structure of a low-power 16-bit very large instruction word (VLIW) digital signal processor (DSP) was proposed. To improve deterministic clock gating and to solve the drawback of conventional clock gating circuit in high speed circuit, a distributed and early clock gating method was developed on its instruction fetch & decoder unit, its pipelined data-path unit and its super-Harvard memory interface unit. The core was implemented following the Synopsys back-end flow under TSMC (Taiwan Silicon manufacture corporation) 0.18-μm 1.8-V 1P6M process, with a core size of 2 mm×2 mm. Result shows that it can run under 200 MHz with a power performance around 0.3 mW/MIPS. Meanwhile, only 39.7% circuit is active simultaneously in average, compared to its non-gating counterparts. 展开更多
关键词 digital signal processor (DSP) deterministic clock gating (DCG) distributed and early clock gating low power design pipeline
在线阅读 下载PDF
Design of Low-Power Data Logger of Deep Sea for Long-Term Field Observation 被引量:1
3
作者 赵伟 陈鹰 +2 位作者 杨灿军 曹建伟 顾临怡 《China Ocean Engineering》 SCIE EI 2009年第1期133-144,共12页
This paper describes the implementation of a data logger for the real-time in-situ monitoring of hydrothermal systems. A compact mechanical structure ensures the security and reliability of data logger when used under... This paper describes the implementation of a data logger for the real-time in-situ monitoring of hydrothermal systems. A compact mechanical structure ensures the security and reliability of data logger when used under deep sea. The data logger is a battery powered instrument, which can connect chemical sensors (pH electrode, H2S electrode, H2 electrode) and temperature sensors. In order to achieve major energy savings, dynamic power management is implemented in hardware design and software design. The working current of the data logger in idle mode and active mode is 15 μA and 1.44 mA respectively, which greatly extends the working time of battery. The data logger has been successftdly tested in the first Sino-American Cooperative Deep Submergence Project from August 13 to September 3, 2005. 展开更多
关键词 data logger low-power design deep sea long-term monitoring
在线阅读 下载PDF
A vector inserting TPG for BIST design with low peak power consumption 被引量:2
4
作者 谈恩民 Song Shengdong Shi Wenkang 《High Technology Letters》 EI CAS 2007年第4期418-421,共4页
A test pattern generator (TPG) which can highly reduce the peak power consumption during built-in self-test (BIST) application is proposed. The proposed TPG, called LPpe-TPG, consists of a linear feedback shift re... A test pattern generator (TPG) which can highly reduce the peak power consumption during built-in self-test (BIST) application is proposed. The proposed TPG, called LPpe-TPG, consists of a linear feedback shift register (LFSR) and some control circuits. A procedure is presented firstly to make compare vectors between pseudorandom test patterns by adding some circuits to the original LFSR and secondly to insert some vectors between two successive pseudorandom test patterns according to the ordinal selection of every two bits of the compare vector. Then the changes between any successive test patterns of the test set generated by the LPpe-TPG are not more than twice. This leads to a decrease of the weighted switching activity (WSA) of the circuit under test (CUT) and therefore a reduction of the power consumption. Experimental results based on some ISCAS' 85 benchmark circuits show that the peak power consumption has been reduced by 25.25% to 64.46%. Also, the effectiveness of our approach to reduce the total and average power consumption is kept, without losing stuck-at fault coverage. 展开更多
关键词 low peak power consumption design built-in self-test (BIST) test pattern generator(TPG) linear feedback shift register (LFSR) weighted switching activity (WSA)
在线阅读 下载PDF
A Low-Power-Consumption 9bit 10MS/s Pipeline ADC for CMOS Image Sensors 被引量:1
5
作者 朱天成 姚素英 李斌桥 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2007年第12期1924-1929,共6页
A low-power-consumption 9bit 10MS/s pipeline ADC,used in a CMOS image sensor,is proposed. In the design, the decrease of power consumption is achieved by applying low-power-consumption and large-output-swing amplifier... A low-power-consumption 9bit 10MS/s pipeline ADC,used in a CMOS image sensor,is proposed. In the design, the decrease of power consumption is achieved by applying low-power-consumption and large-output-swing amplifiers with gain boost structure, and biasing all the cells with the same voltage bias source, which requires careful layout design and large capacitors. In addition,capacitor array DAC is also applied to reduce power consumption,and low threshold voltage MOS transistors are used to achieve a large signal processing range. The ADC was implemented in a 0.18μm 4M-1 P CMOS process,and the experimental results indicate that it consumes only 7mW, which is much less than general pipeline ADCs. The ADC was used in a 300000 pixels CMOS image sensor. 展开更多
关键词 pipeline ADC low power design CMOS image sensor large signal processing range
在线阅读 下载PDF
Design and Implement of Low Power Consumption SRAM Based on Single Port Sense Amplifier in 65 nm
6
作者 Shunrui Li Jianjun Chen +2 位作者 Zuocheng Xing Jinjin Shao Xi Peng 《Journal of Computer and Communications》 2015年第11期164-168,共5页
With the rapid development of integrated circuits [1], low power consumption has become a constant pursuiting goal of the designer in chip design. As the memory almost takes up the area of the chip, reducing memory po... With the rapid development of integrated circuits [1], low power consumption has become a constant pursuiting goal of the designer in chip design. As the memory almost takes up the area of the chip, reducing memory power consumption will significantly reduce the overall power consumption of the chip;according to ISSCC’s 2014 report about technology trends discussions, there two points of the super-low power SRAM design: 1) design a more effective static and dynamic power control circuit for each key module of SRAM;2) ensure that in the case of the very low VDD min, SRAM can operating reliably and stably. This paper makes full use reliable of 8T cell, and the single-port sense amplifier has solved problems in the traditional 8T cell structure, making the new structure of the memory at a greater depth still maintain good performance and lower power consumption. Compared with the designed SRAM the SRAM generated by commercial compiler, as the performance loss at SS corner does not exceed 10%, the whole power consumption could be reduced by 54.2%, which can achieve a very good effect of low-power design. 展开更多
关键词 Single PORT SENSE AMPLIFIER SRAM design low power design 8T SRAM
暂未订购
Low Power Transceiver Design Parameters for Wireless Sensor Networks
7
作者 Adinya John Odey Daoliang Li 《Wireless Sensor Network》 2012年第10期243-249,共7页
Designing low power sensor networks has been the general goal of design engineers, scientist and end users. It is desired to have a wireless sensor network (WSN) that will run on little power (if possible, none at all... Designing low power sensor networks has been the general goal of design engineers, scientist and end users. It is desired to have a wireless sensor network (WSN) that will run on little power (if possible, none at all) thereby saving cost, and the inconveniences of having to replace batteries in some difficult to access areas of usage. Previous researches on WSN energy models have focused less on the aggregate transceiver energy consumption models as compared to studies on other components of the node, hence a large portion of energy in a WSN still get depleted through data transmission. By studying the energy consumption map of the transceiver of a WSN node in different states and within state transitions, we propose in this paper the energy consumption model of the transceiver unit of a typical sensor node and the transceiver design parameters that significantly influences this energy consumption. The contribution of this paper is an innovative energy consumption model based on simple finite automata which reveals the relationship between the aggregate energy consumption and important power parameters that characterize the energy consumption map of the transceiver in a WSN;an ideal tool to design low power WSN. 展开更多
关键词 TRANSCEIVER design PARAMETERS low power WIRELESS SENSOR NETWORKS Energy Model
在线阅读 下载PDF
Design for Low Power Testing of Computation Modules with Contiguous Subspace in VLSI
8
作者 Ji-Xue Xiao Yong-Le Xie Guang-Ju Chen 《Journal of Electronic Science and Technology of China》 2009年第4期326-330,共5页
A kind of pseudo Gray code presentation of test patterns based on accumulation generators is presented and a low power test scheme is proposed to test computational function modules with contiguous subspace in very la... A kind of pseudo Gray code presentation of test patterns based on accumulation generators is presented and a low power test scheme is proposed to test computational function modules with contiguous subspace in very large scale integration (VLSI), especially in digital signal processors (DSP). If test patterns from accumulators for the modules are encoded in the pseudo Gray code presentation, the switching activities of the modules are reduced, and the decrease of the test power consumption is resulted in. Results of experimentation based on FPGA show that the test approach can reduce dynamic power consumption by an average of 17.40% for 8-bit ripple carry adder consisting of 3-2 counters. Then implementation of the low power test in hardware is exploited. Because of the reuse of adders, introduction of additional XOR logic gates is avoided successfully. The design minimizes additional hardware overhead for test and needs no adjustment of circuit structure. The low power test can detect any combinational stuck-at fault within the basic building block without any degradation of original circuit performance. 展开更多
关键词 ADDER design digital signal processors (DSP) low power test.
在线阅读 下载PDF
A Low Power Non-Volatile LR-WPAN Baseband Processor with Wake-Up Identification Receiver
9
作者 YU Shuangming FENG Peng WU Nanjian 《China Communications》 SCIE CSCD 2016年第1期33-46,共14页
The paper proposes a low power non-volatile baseband processor with wake-up identification(WUI) receiver for LR-WPAN transceiver.It consists of WUI receiver,main receiver,transmitter,non-volatile memory(NVM) and power... The paper proposes a low power non-volatile baseband processor with wake-up identification(WUI) receiver for LR-WPAN transceiver.It consists of WUI receiver,main receiver,transmitter,non-volatile memory(NVM) and power management module.The main receiver adopts a unified simplified synchronization method and channel codec with proactive Reed-Solomon Bypass technique,which increases the robustness and energy efficiency of receiver.The WUI receiver specifies the communication node and wakes up the transceiver to reduce average power consumption of the transceiver.The embedded NVM can backup/restore the states information of processor that avoids the loss of the state information caused by power failure and reduces the unnecessary power of repetitive computation when the processor is waked up from power down mode.The baseband processor is designed and verified on a FPGA board.The simulated power consumption of processor is 5.1uW for transmitting and 28.2μW for receiving.The WUI receiver technique reduces the average power consumption of transceiver remarkably.If the transceiver operates 30 seconds in every 15 minutes,the average power consumption of the transceiver can be reduced by two orders of magnitude.The NVM avoids the loss of the state information caused by power failure and energy waste caused by repetitive computation. 展开更多
关键词 LR-WPAN wake-up identification receiver synchronization non-volatile memory baseband processor digital integrated circuit low power chip design
在线阅读 下载PDF
High Level Design Flow Targeting Real Multistandard Circuit Designer Requirements
10
作者 Khaled Grati Nadia Khouja +1 位作者 Bertrand Le Gal Adel Ghazel 《通讯和计算机(中英文版)》 2011年第5期335-346,共12页
关键词 设计流程 电路设计 标准 瞄准 设计方法 通道选择 DECT UMTS
在线阅读 下载PDF
SYNCHRONOUS DERIVED CLOCK AND SYNTHESIS OF LOW POWER SEQUENTIAL CIRCUITS
11
作者 Wu Xunwei (Department of Electronic Engineering, Zhejiang University, Hangzhou 310028)Qing Wu Massoud Pedram (Department of Electrical Engineering-Systems, University of Southern California, USA) 《Journal of Electronics(China)》 1999年第2期138-145,共8页
Based on analyzing significance of controlling clock in design of low power sequential circuits, this paper proposes a technique that the gating signal is derived from the master latch in a flip-flop to make the deriv... Based on analyzing significance of controlling clock in design of low power sequential circuits, this paper proposes a technique that the gating signal is derived from the master latch in a flip-flop to make the derived clock having no glitch and no skew. The design of a decimal counter with half-frequency division shows that by using the synchronous derived clock the counter has lower power dissipation as well as simpler combinational logic. Computer simulation shows 20% power saving. 展开更多
关键词 low power SEQUENTIAL circuit LOGIC design DERIVED CLOCK
在线阅读 下载PDF
大功率液压成形装备低能耗调控技术演进与前沿趋势
12
作者 李磊 李玉树 +4 位作者 金瑞 刘云超 韩烨青 陈力 黄海鸿 《制造技术与机床》 北大核心 2026年第1期23-32,共10页
高端装备制造已从单一追求高性能向绿色化制造转型,大功率高耗能液压成形装备的低能耗调控迫在眉睫。文章对大功率液压成形过程的能量流特征与损耗机理进行梳理总结,从结构轻量化降需求、能量匹配提能效、能量再生减损耗等方面,分析了... 高端装备制造已从单一追求高性能向绿色化制造转型,大功率高耗能液压成形装备的低能耗调控迫在眉睫。文章对大功率液压成形过程的能量流特征与损耗机理进行梳理总结,从结构轻量化降需求、能量匹配提能效、能量再生减损耗等方面,分析了其低能耗调控路径的技术演进过程。针对当前技术存在轻量化与系统耦合引发全局能耗反弹、泵控系统转速与排量耦合导致精度减小等问题,提出了成形装备技术的重点发展方向,如电液并联混合动力驱动、生产线集群化共享化、数字孪生动态能效调控、统一装备能效评价标准等。研究为大功率液压成形装备的高性能、低能耗设计与运行提供理论支撑,为成形装备行业的绿色化发展提供参考。 展开更多
关键词 大功率液压成形装备 低能耗调控 轻量化设计 能量匹配 数字孪生调控
在线阅读 下载PDF
应用于移动物联网的低功耗高NTF衰减全无源二阶NS-SAR ADC
13
作者 曾志伟 徐卫林 +2 位作者 莫培思 李力锋 李海鸥 《微电子学与计算机》 2026年第2期183-191,共9页
提出了一种适用于移动物联网(Internet of Things,IoT)的低功耗二阶无源噪声整形SAR ADC。采用一种通过电荷共享配合电容堆叠技术获取无源增益的方法,在2阶积分阶段结束之后,通过一个小电容与电容阵列进行电荷共享,实现了额外的正向增益... 提出了一种适用于移动物联网(Internet of Things,IoT)的低功耗二阶无源噪声整形SAR ADC。采用一种通过电荷共享配合电容堆叠技术获取无源增益的方法,在2阶积分阶段结束之后,通过一个小电容与电容阵列进行电荷共享,实现了额外的正向增益,在总电容面积仅仅增加8%的情况下无源增益提高了60%,NTF低频衰减性能提高了35%,通过获取的无源增益优化了NTF零极点的性能,使得2阶积分的极点更加尖锐,保证了NTF的衰减性能,达到了24 dB的低频衰减。并且使用电容堆叠技术完成残差电压的求和,减少了比较器的功耗与噪声。180 nm CMOS工艺验证表明,电路在40 KS/s采样率,过采样率为20情况下,实现了91 dB的SNDR,101 dBc的SFDR,输入动态范围DR=85.6 dB,功耗仅为1.52μW,取得了178.5 dB的FoMs。电路具有低功耗高精度的特点,适用于移动IoT低功耗信号采集的场景。 展开更多
关键词 移动物联网应用 低功耗设计 无源噪声整形 逐次逼近模数转换器
在线阅读 下载PDF
Dynamic Power Dissipation Control Method for Real-Time Processors Based on Hardware Multithreading
14
作者 罗新强 齐悦 +1 位作者 王磊 王沁 《China Communications》 SCIE CSCD 2013年第5期156-166,共11页
In order to eliminate the energy waste caused by the traditional static hardware multithreaded processor used in real-time embedded system working in the low workload situation, the energy efficiency of the hardware m... In order to eliminate the energy waste caused by the traditional static hardware multithreaded processor used in real-time embedded system working in the low workload situation, the energy efficiency of the hardware multithread is discussed and a novel dynamic multithreaded architecture is proposed. The proposed architecture saves the energy wasted by removing idle threads without manipulation on the original architecture, fulfills a seamless switching mechanism which protects active threads and avoids pipeline stall during power mode switching. The report of an implemented dynamic multithreaded processor with 45 nm process from synthesis tool indicates that the area of dynamic multithreaded architecture is only 2.27% higher than the static one in achieving dynamic power dissipation, and consumes 1.3% more power in the same peak performance. 展开更多
关键词 dynamic power dissipation control real-time processor hardware multithread low power design energy efficiency
在线阅读 下载PDF
低功率射频能量收集系统设计研究
15
作者 周晖 谢丽萍 《数字通信世界》 2026年第2期11-13,共3页
本文针对低功率射频能量收集系统的设计展开研究,旨在提高能量收集效率。依据电磁感应及最大功率传输定理,采用设计双G型超材料单元的高增益天线、构建新型倍压整流系统及基于量子粒子群算法优化匹配电路的方法。研究了接收天线、匹配... 本文针对低功率射频能量收集系统的设计展开研究,旨在提高能量收集效率。依据电磁感应及最大功率传输定理,采用设计双G型超材料单元的高增益天线、构建新型倍压整流系统及基于量子粒子群算法优化匹配电路的方法。研究了接收天线、匹配电路及倍压整流电路的系统模型,设计了一种天线增益达2.45 dB、输出电压为3.015 V的低功率射频能量收集系统。该系统在0.915 GHz频率下工作,实现了高效射频能量收集,为低功率电子设备的自供电提供有力支持。 展开更多
关键词 低功率 射频 能量收集 系统设计
在线阅读 下载PDF
Reducing Power and Energy Consumption of Nonvolatile Microcontrollers with Transparent On-Chip Instruction Cache 被引量:1
16
作者 Dahoo Kim Itaru Hida +2 位作者 Eric Shun Fukuda Tetsuya Asai Masato Motomura 《Circuits and Systems》 2014年第11期253-264,共12页
Demands for low-energy microcontrollers have been increasing in recent years. Since most microcontrollers achieve user programmability by integrating nonvolatile (NV) memories such as flash memories for storing their ... Demands for low-energy microcontrollers have been increasing in recent years. Since most microcontrollers achieve user programmability by integrating nonvolatile (NV) memories such as flash memories for storing their programs, the large power consumption required in accessing an NV memory has become a major problem. This problem becomes critical when the power supply voltage of NV microcontrollers is decreased. We can solve this problem by introducing an instruction cache, thus reducing the access frequency of the NV memory. Unlike general-purpose microprocessors, microcontrollers used for real-time applications in embedded systems must accurately calculate program execution time prior to its execution. Therefore, we introduce a “transparent” instruction cache, which does not change the existing NV microcontroller’s cycle-level execution time, for reducing power and energy consumption, but not for improving the processing speed. We have conducted detailed microar chitecture design based on the architecture of a major industrial microcontroller, and we evaluated power and energy consumption for several benchmark programs. Our evaluation shows that the proposed instruction cache can successfully reduce energy consumption in a fairly wide range of practical NV microcontroller configurations. 展开更多
关键词 Embedded System MICROCONTROLLER INSTRUCTION CACHE NONVOLATILE low-power design
在线阅读 下载PDF
西门子SIMARIS Design工具软件在低压配电系统校验中的应用 被引量:2
17
作者 张宗合 戴天鹰 +1 位作者 何友林 葛大麟 《低压电器》 北大核心 2007年第18期45-48,共4页
从配电系统计算、保护设备选型、电缆选择、线路保护配合及无功补偿等方面介绍了西门子公司SIMARISDesign设计软件在低压配电系统校验中的应用。并以某小区工程项目为例,具体介绍了SIMARISDesign工具软件的应用。该软件可对电气工程技... 从配电系统计算、保护设备选型、电缆选择、线路保护配合及无功补偿等方面介绍了西门子公司SIMARISDesign设计软件在低压配电系统校验中的应用。并以某小区工程项目为例,具体介绍了SIMARISDesign工具软件的应用。该软件可对电气工程技术人员提供强大的技术支持。 展开更多
关键词 低压配电系统 SIMARIS design设计软件 配电系统校验 保护设备选型 无功补偿 线路保护配合
在线阅读 下载PDF
一种新型矿用可移动屏蔽软电缆的研制
18
作者 李菲菲 《江西煤炭科技》 2026年第1期170-172,共3页
通过分析井下低压照明系统的现状和存在的安全隐患,设计出提高井下供电安全的新型屏蔽型电缆。文中重点对新型电缆的材料选用、结构设计、生产工艺和性能要求进行了详细的介绍,通过试验测试,各项性能指标达到设计要求,经过工业性试运行... 通过分析井下低压照明系统的现状和存在的安全隐患,设计出提高井下供电安全的新型屏蔽型电缆。文中重点对新型电缆的材料选用、结构设计、生产工艺和性能要求进行了详细的介绍,通过试验测试,各项性能指标达到设计要求,经过工业性试运行,供电系统运行稳定,未发生故障;使用该新型电缆还可将综保的有效保护距离延长至1 000 m,进一步提升了供电系统的安全性。 展开更多
关键词 低压照明 供电安全 新型屏蔽性电缆 结构设计 生产工艺
在线阅读 下载PDF
西门子SIMARIS Design工具软件在低压配电系统校验中的应用(续)
19
作者 张宗合 戴天鹰 +1 位作者 何友林 葛大麟 《低压电器》 北大核心 2007年第20期47-50,共4页
从配电系统计算、保护设备选型、电缆选择、线路保护配合及无功补偿等方面介绍了西门子公司SIMARIS Design设计软件在低压配电系统校验中的应用。并以某小区工程项目为例,具体介绍了SIMARIS Design工具软件的应用。该软件可对电气工程... 从配电系统计算、保护设备选型、电缆选择、线路保护配合及无功补偿等方面介绍了西门子公司SIMARIS Design设计软件在低压配电系统校验中的应用。并以某小区工程项目为例,具体介绍了SIMARIS Design工具软件的应用。该软件可对电气工程技术人员提供强大的技术支持。 展开更多
关键词 低压配电系统 SIMARIS design设计软件 配电系统校验 保护设备选型 无功补偿 线路保护配合
在线阅读 下载PDF
低功耗芯片技术:发展、实验分析与未来展望
20
作者 罗昕 林嘉睿 《科学与信息化》 2025年第2期85-88,共4页
随着电子设备和互联网服务需求的日益增长,集成电路和芯片设计技术不断进步。然而,系统复杂性和多样性的增加导致了芯片功耗问题,这不仅影响了制造成本,还可能引发可靠性问题。基于此,本文首先介绍了低功耗芯片的背景和需求,以及其应用... 随着电子设备和互联网服务需求的日益增长,集成电路和芯片设计技术不断进步。然而,系统复杂性和多样性的增加导致了芯片功耗问题,这不仅影响了制造成本,还可能引发可靠性问题。基于此,本文首先介绍了低功耗芯片的背景和需求,以及其应用领域;其次详细阐述了低功耗芯片的发展现状和SoC概念,并梳理了芯片的发展历史;再次对低功耗设计的仿真实验及其相关评估指标进行了分析讨论;最后对低功耗芯片的未来发展进行了展望。 展开更多
关键词 低功耗设计 SOC 功耗估计 功耗优化
在线阅读 下载PDF
上一页 1 2 38 下一页 到第
使用帮助 返回顶部