期刊文献+
共找到5篇文章
< 1 >
每页显示 20 50 100
Tailoring the number of lines for IGO-channel 2T0C DRAM comparable to conventional 2-line operation 1T1C structure for highly scaled cell volume
1
作者 Jae-Hyeok Kwag Su-Hwan Choi +5 位作者 Daejung Kim Jun-Yeoub Lee Taewon Hwang Hye-Jin Oh Chang-Kyun Park Jin-Seong Park 《International Journal of Extreme Manufacturing》 2025年第5期404-414,共11页
Capacitor-less 2T0C dynamic random-access memory(DRAM)employing oxide semiconductors(OSs)as a channel has great potential in the development of highly scaled three dimensional(3D)-structured devices.However,the use of... Capacitor-less 2T0C dynamic random-access memory(DRAM)employing oxide semiconductors(OSs)as a channel has great potential in the development of highly scaled three dimensional(3D)-structured devices.However,the use of OS and such device structures presents certain challenges,including the trade-off relationship between the field-effect mobility and stability of OSs.Conventional 4-line-based operation of the 2T0C enlarges the entire cell volume and complicates the peripheral circuit.Herein,we proposed an IGO(In-Ga-O)channel 2-line-based 2T0C cell design and operating sequences comparable to those of the conventional Si-channel 1 T1C DRAM.IGO was adopted to achieve high thermal stability above 800℃,and the process conditions were optimized to simultaneously obtain a high μFE of 90.7 cm^(2)·V^(-)1·s^(-1),positive Vth of 0.34 V,superior reliability,and uniformity.The proposed 2-line-based 2T0C DRAM cell successfully exhibited multi-bit operation,with the stored voltage varying from 0 V to 1 V at 0.1 V intervals.Furthermore,for stored voltage intervals of 0.1 V and 0.5 V,the refresh time was 10 s and 1000 s in multi-bit operation;these values were more than 150 and 15000 times longer than those of the conventional Si channel 1T1C DRAM,respectively.A monolithic stacked 2-line-based 2T0C DRAM was fabricated,and a multi-bit operation was confirmed. 展开更多
关键词 capacitor-less 2t0c DRAM cell design and operation atomic layer deposition oxide semiconductor monolithic stacked
在线阅读 下载PDF
DRAM 2T0C技术综述
2
作者 孟家宇 王晓芳 《物理化学进展》 2025年第2期127-136,共10页
DRAM作为计算机存储系统的核心组件,在HPC、云计算、AI等领域至关重要。然而,传统1T1C DRAM受电容缩放瓶颈、刷新功耗及制造复杂度等问题限制,难以满足先进制程需求。2T0C DRAM采用双晶体管架构,利用浮体效应、栅极耦合等机制存储电荷,... DRAM作为计算机存储系统的核心组件,在HPC、云计算、AI等领域至关重要。然而,传统1T1C DRAM受电容缩放瓶颈、刷新功耗及制造复杂度等问题限制,难以满足先进制程需求。2T0C DRAM采用双晶体管架构,利用浮体效应、栅极耦合等机制存储电荷,实现高密度、低功耗及工艺兼容性提升。本研究分析2T0C DRAM的技术原理、结构设计及其相较于1T1C DRAM的优势,探讨数据保持、读写干扰、工艺变异等挑战,并综述器件优化、电路创新及先进制造工艺的应对策略。此外,结合CIM、3D集成等趋势,探讨其在HPC、嵌入式及新型存储中的应用价值。当前,三星、美光等厂商已展开2T0C DRAM研发,预计未来逐步进入量产。随着半导体工艺演进,2T0C DRAM有望成为下一代高密度、低功耗存储技术。然而,量子效应、工艺适配及产业链完善仍是关键挑战。未来研究将聚焦器件微缩、存算一体及异质集成,推动2T0C DRAM发展与产业化进程。As a core component of computer memory systems, DRAM plays a critical role in HPC, cloud computing, and AI. However, traditional 1T1C DRAM faces challenges such as capacitor scaling limitations, high refresh power consumption, and increasing fabrication complexity, restricting its scalability in advanced process nodes. To address these issues, 2T0C DRAM adopts a two-transistor architecture, utilizing floating-body effects and gate coupling mechanisms to store charge, thereby enhancing storage density, reducing power consumption, and improving process compatibility. This study analyzes the technical principles and structural design of 2T0C DRAM, highlighting its advantages over 1T1C DRAM while addressing challenges such as data retention, read/write disturbances, and process variations. Various optimization strategies, including device engineering, circuit design innovations, and advanced fabrication techniques, are also reviewed. Furthermore, considering emerging trends like CIM and 3D integration, we explore the potential applications of 2T0C DRAM in HPC, embedded systems, and next-generation memory technologies. Currently, leading memory manufacturers such as Samsung and Micron have initiated research on 2T0C DRAM, with commercialization expected in the near future. With the continuous advancement of semiconductor technology, 2T0C DRAM is poised to become a key candidate for next-generation high-density, low-power memory solutions. However, challenges such as quantum effects, process adaptation, and supply chain maturity remain critical. Future research will focus on device scaling, in-memory computing, and heterogeneous integration to accelerate the development and industrialization of 2T0C DRAM. 展开更多
关键词 2t0c DRAM 双晶体管架构 高密度 低功耗 工艺兼容性 存算一体(CIM) 3D集成 制造工艺优化
在线阅读 下载PDF
面向AOSFET增益单元的存储系统功耗分析研究
3
作者 李伟 陈龙 +2 位作者 杨业成 郑凌丰 王少昊 《电子制作》 2024年第14期36-39,10,共5页
近年来,数据密集型应用对存储器的存储密度和功耗等性能提出了更高的要求。传统的嵌入式缓存采用6T-SRAM和1T1C-eDRAM技术难以提升存储密度,且存在较高的背景功率。其中,6T-SRAM的背景功率主要来自晶体管的高泄漏电流,1T1C-eDRAM则主要... 近年来,数据密集型应用对存储器的存储密度和功耗等性能提出了更高的要求。传统的嵌入式缓存采用6T-SRAM和1T1C-eDRAM技术难以提升存储密度,且存在较高的背景功率。其中,6T-SRAM的背景功率主要来自晶体管的高泄漏电流,1T1C-eDRAM则主要来自刷新功耗。非晶氧化物半导体(AOSFET)因其极低的泄漏电流和三维集成潜力备受关注。(AOSFET)2T0C-eDRAM是下一代嵌入式缓存技术的有力竞争者。针对当前缺乏功耗分析方法的现状,本文建立了2T0C-eDRAM的读写功耗、刷新功率和泄漏功率模型,并将其集成到定制化NVSim模块中,实现了对AOSFET 2T0C-eDRAM存储系统的功耗分析。仿真结果表明,在大容量存储阵列中,AOSFET 2T0C-eDRAM的读写功耗会略低于6T-SRAM、1T1C-eDRAM和硅基 2T0C-eDRAM,其背景功率(刷新功率和泄漏功率)仅为6T-SRAM的1/6,1T1C-eDRAM的1/10,硅基 2T0C-eDRAM的1/10。 展开更多
关键词 AOSFET 2t0c GC-eDRAM 存储系统 仿真方法 功耗
在线阅读 下载PDF
DRAM研究现状与发展方向
4
作者 牛君怡 孙锴 《电子技术应用》 2024年第12期21-30,共10页
动态随机存取存储器(DRAM)因其高存储密度和成本效益,在现代大规模计算机和超高速通信系统中得到广泛应用。主要介绍动态DRAM的发展历程、关键技术、国内外研究进展以及未来发展方向。首先,介绍了DRAM的分类、基本单元结构、工作原理。... 动态随机存取存储器(DRAM)因其高存储密度和成本效益,在现代大规模计算机和超高速通信系统中得到广泛应用。主要介绍动态DRAM的发展历程、关键技术、国内外研究进展以及未来发展方向。首先,介绍了DRAM的分类、基本单元结构、工作原理。其次,详细介绍了DDR SDRAM的关键性能指标以及专用DRAM的发展。然后,介绍了提高DRAM访问速度、容量与密度的创新DRAM架构和技术,以及无电容存储单元结构、3D堆叠DRAM技术以及Rowhammer安全问题及其防御机制。最后,展望了DRAM技术的未来发展方向,阐述了为了应对日益增长的高速、低功耗和高可靠性的存储需求,对现有DRAM技术的进行深入研究和创新的重要性。 展开更多
关键词 DRAM 无电容存储单元 3D DRAM Rowhammer 2t0c DRAM
在线阅读 下载PDF
大功率感应加热电源IGBT驱动电路设计与实现
5
作者 彭鹏 余功成 《电工技术》 2024年第21期54-56,61,共4页
IGBT驱动信号同步性是影响并联均流的关键因素。以采用并联扩容的1000 kW并联谐振感应加热电源为研究对象,设计了其IGBT驱动电路。首先通过DSP产生逆变桥的2路IGBT驱动信号;其次通过门电路实现驱动信号重叠时间设定,并利用驱动器将信号... IGBT驱动信号同步性是影响并联均流的关键因素。以采用并联扩容的1000 kW并联谐振感应加热电源为研究对象,设计了其IGBT驱动电路。首先通过DSP产生逆变桥的2路IGBT驱动信号;其次通过门电路实现驱动信号重叠时间设定,并利用驱动器将信号扩展为24路;最后通过2SP0115T2C0驱动模块及其外围电路实现了驱动信号的功率放大、隔离和IGBT的过流保护等功能。测试结果表明所设计的驱动电路信号同步性较好,信号间最大时延20 ns,具有较好的工程设计参考价值。 展开更多
关键词 感应加热电源 驱动信号 同步性 2SP0115T2C0驱动模块
在线阅读 下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部