期刊文献+
共找到1,572篇文章
< 1 2 79 >
每页显示 20 50 100
A review on the design of ternary logic circuits 被引量:2
1
作者 Xiao-Yuan Wang Chuan-Tao Dong +1 位作者 Zhi-Ru Wu Zhi-Qun Cheng 《Chinese Physics B》 SCIE EI CAS CSCD 2021年第12期7-18,共12页
A multi-valued logic system is a promising alternative to traditional binary logic because it can reduce the complexity,power consumption, and area of circuit implementation. This article briefly summarizes the develo... A multi-valued logic system is a promising alternative to traditional binary logic because it can reduce the complexity,power consumption, and area of circuit implementation. This article briefly summarizes the development of ternary logic and its advantages in digital logic circuits. The schemes, characteristics, and application of ternary logic circuits based on CMOS, CNTFET, memristor, and other devices and processes are reviewed in this paper, providing some reference for the further research and development of ternary logic circuits. 展开更多
关键词 ternary logic circuit MEMRISTOR digital logic circuit circuit design
原文传递
A weighted averaging method for signal probability of logic circuit combined with reconvergent fan-out structures
2
作者 Xiao Jie Ma Weifeng +1 位作者 William Lee Shi Zhanhui 《Journal of Southeast University(English Edition)》 EI CAS 2018年第2期173-181,共9页
By analyzing the structures of circuits,a novel approach for signal probability estimation of very large-scale integration(VLSI)based on the improved weighted averaging algorithm(IWAA)is proposed.Considering the failu... By analyzing the structures of circuits,a novel approach for signal probability estimation of very large-scale integration(VLSI)based on the improved weighted averaging algorithm(IWAA)is proposed.Considering the failure probability of the gate,first,the first reconvergent fan-ins corresponding to the reconvergent fan-outs were identified to locate the important signal correlation nodes based on the principle of homologous signal convergence.Secondly,the reconvergent fan-in nodes of the multiple reconverging structure in the circuit were identified by the sensitization path to determine the interference sources to the signal probability calculation.Then,the weighted signal probability was calculated by combining the weighted average approach to correct the signal probability.Finally,the reconvergent fan-out was quantified by the mixed-calculation strategy of signal probability to reduce the impact of multiple reconvergent fan-outs on the accuracy.Simulation results on ISCAS85 benchmarks circuits show that the proposed method has approximate linear time-space consumption with the increase in the number of the gate,and its accuracy is 4.2%higher than that of the IWAA. 展开更多
关键词 improved weighted averaging algorithm signal probability estimation gate error rate combinational logic circuits
在线阅读 下载PDF
DESIGN OF TWO-PHASE SINUSOIDAL POWER CLOCK AND CLOCKED TRANSMISSION GATE ADIABATIC LOGIC CIRCUIT 被引量:5
3
作者 Wang Pengjun Yu Junjun 《Journal of Electronics(China)》 2007年第2期225-231,共7页
First the research is conducted on the design of the two-phase sinusoidal power clock generator in this paper. Then the design of the new adiabatic logic circuit adopting the two-phase sinusoidal power clocks--Clocked... First the research is conducted on the design of the two-phase sinusoidal power clock generator in this paper. Then the design of the new adiabatic logic circuit adopting the two-phase sinusoidal power clocks--Clocked Transmission Gate Adiabatic Logic (CTGAL) circuit is presented. This circuit makes use of the clocked transmission gates to sample the input signals, then the output loads are charged and discharged in a fully adiabatic manner by using bootstrapped N-Channel Metal Oxide Semiconductor (NMOS) and Complementary Metal Oxide Semiconductor (CMOS) latch structure. Finally, with the parameters of Taiwan Semiconductor Manufacturing Company (TSMC) 0.25um CMOS device, the transient energy consumption of CTGAL, Bootstrap Charge-Recovery Logic (BCRL) and Pass-transistor Adiabatic Logic (PAL) including their clock generators is simulated. The simulation result indicates that CTGAL circuit has the characteristic of remarkably low energy consumption. 展开更多
关键词 circuit design Two-phase sinusoidal power clock Clock generator Clocked Transmission Gate Adiabatic logic (CTGAL) circuit
在线阅读 下载PDF
A Comparative Study of Majority/Minority Logic Circuit Synthesis Methods for Post-CMOS Nanotechnologies 被引量:1
4
作者 Amjad Almatrood Harpreet Singh 《Engineering(科研)》 2017年第10期890-915,共26页
The physical limitations of complementary metal-oxide semiconductor?(CMOS) technology have led many researchers to consider other alternative technologies. Quantum-dot cellular automate (QCA), single electron tunnelin... The physical limitations of complementary metal-oxide semiconductor?(CMOS) technology have led many researchers to consider other alternative technologies. Quantum-dot cellular automate (QCA), single electron tunneling (SET), tunneling phase logic (TPL), spintronic devices, etc., are some of the nanotechnologies that are being considered as possible replacements for CMOS. In these nanotechnologies, the basic logic units used to implement circuits are majority and/or minority gates. Several majority/minority logic circuit synthesis methods have been proposed. In this paper, we give a comparative study of the existing majority/minority logic circuit synthesis methods that are capable of synthesizing multi-input multi-output Boolean functions. Each of these methods is discussed in detail. The optimization priorities given to different factors such as gates, levels, inverters, etc., vary with technologies. Based on these optimization factors, the results obtained from different synthesis methods are compared. The paper also analyzes the optimization capabilities of different methods and discusses directions for future research in the synthesis of majority/minority logic networks. 展开更多
关键词 logic Design logic Optimization MAJORITY logic circuitS Post-CMOS Technologies
暂未订购
A Novel High-Performance Lekage-Tolerant, Wide Fan-In Domino Logic Circuit in Deep-Submicron Technology
5
作者 Ajay Dadoria Kavita Khare +1 位作者 T. K. Gupta R. P. Singh 《Circuits and Systems》 2015年第4期103-111,共9页
As technology shrinks in modern era the demand on high speed, low power consumption and small chip area in microprocessors is come into existence. In this paper we have presented a new class of domino circuit design f... As technology shrinks in modern era the demand on high speed, low power consumption and small chip area in microprocessors is come into existence. In this paper we have presented a new class of domino circuit design for low power consumption, faster circuit speed and high performance. Due to wide fan-in domino logic, its logic gate suffer from noise sensitivity, if we improve sensitivity, sub-threshold and gate oxide leakage current dominate in evaluation network, which increases the power consumption and reduces the performance of the circuit. The proposed circuit improves the dynamic power consumption and reduces the delay which improves the speed of the circuit. Simulation is performed in BISM4 Cadence environment at 65 nm process technology, with supply voltage 1 V at 100 MHz frequency and bottleneck operating temperature of 27&deg;C with CL = 1 fF. From the result average power improvement by proposed circuit 1 & 2 for 8 input OR gate is 10.1%, 15.28% SFLD, 48.56%, 51.49% CKD, 55.17%, 57.71% HSD and improvement of delay is 1.10%, 12.76% SFLD, 19.13%, 28.63% CKD, 4.32%, 15.59% HSD, 19.138%, 44.25% DFD respectively. 展开更多
关键词 High Speed Integrated circuit Dynamic logic circuit UNITY Noise Gain (UNG) DOMINO logic circuit Noise Immunity
暂未订购
Two Analytical Methods for Detection and Elimination of the Static Hazard in Combinational Logic Circuits
6
作者 Mihai Grigore Timis Alexandru Valachi +1 位作者 Alexandru Barleanu Andrei Stan 《Circuits and Systems》 2013年第7期466-471,共6页
In this paper, the authors continue the researches described in [1], that consists in a comparative study of two methods to eliminate the static hazard from logical functions, by using the form of Product of Sums (POS... In this paper, the authors continue the researches described in [1], that consists in a comparative study of two methods to eliminate the static hazard from logical functions, by using the form of Product of Sums (POS), static hazard “0”. In the first method, it used the consensus theorem to determine the cover term that is equal with the product of the two residual implicants, and in the second method it resolved a Boolean equation system. The authors observed that in the second method the digital hazard can be earlier detected. If the Boolean equation system is incompatible (doesn’t have solutions), the considered logical function doesn’t have the static 1 hazard regarding the coupled variable. Using the logical computations, this method permits to determine the needed transitions to eliminate the digital hazard. 展开更多
关键词 Combinational circuitS STATIC HAZARD logic Design BOOLEAN Functions
暂未订购
Advancing Logic Circuits With Halide Perovskite Memristors for Next-Generation Digital Systems
7
作者 Mostafa Shooshtari So-Yeon Kim +5 位作者 Saeideh Pahlavan Gonzalo Rivera-Sierra Manuel Jiménez Través Teresa Serrano-Gotarredona Juan Bisquert Bernabé Linares-Barranco 《SmartMat》 2025年第4期138-159,共22页
The potential of all-inorganic halide perovskite-based memristors as a solution to the limitations of traditional memory systems,particularly in the context of edge computing and next-generation digital architectures,... The potential of all-inorganic halide perovskite-based memristors as a solution to the limitations of traditional memory systems,particularly in the context of edge computing and next-generation digital architectures,is investigated.The rapid expansion of data-driven applications demands more efficient,secure,and scalable memory technologies,prompting this exploration of memristors for their unique resistance-switching properties.The research aims to address the challenges of data security and processing efficiency by integrating memristors into logic circuits,enabling both memory and logic operations within a single device.The study is structured around the experimental fabrication and characterization of Cs_(3)Bi_(2)I_(6)Br_(3)perovskite memristors.A simple solution-processed spin coating method with antisolvent-assisted crystallization was employed to fabricate the memristor devices.The experimental characterization of memristors,including X-ray diffraction(XRD)analysis and electrical measurements,confirmed their structural integrity and memristive behavior,with distinct hysteresis loops indicative of non-volatile memory properties.To analyze the behavior of the memristors in electronic circuits,a Verilog-A mathematical model was developed,and simulations were conducted using the Cadence Virtuoso Electronic Design Automation(EDA)suite.The Verilog-A model demonstrates strong agreement with measured results and validates the device's hysteresis behavior.Key findings demonstrate that metal halide perovskite(MHP)memristors exhibit excellent switching characteristics,repeatability,and integration potential with complementary metal-oxide-semiconductor(CMOS)technology.These properties make them suitable for implementing various logic gates,such as IMPLY,AND,and OR gates,as well as more complex digital circuits like multiplexers and full adders.The results highlight the feasibility of using these memristors for in-memory computing,where both data storage and processing occur within the memory cells,significantly enhancing computing efficiency and security.The study concludes that MHP-based memristors offer a promising path toward more compact,energy-efficient,and secure com-puting architectures. 展开更多
关键词 digital systems logic circuits MEMRISTORS metal halide perovskite(MHP) VERILOG-A
原文传递
Tribotronic triggers and sequential logic circuits 被引量:2
8
作者 Li Min Zhang Zhi Wei Yang +3 位作者 Yao Kun Pang Tao Zhou Chi Zhang Zhong Lin Wang 《Nano Research》 SCIE EI CAS CSCD 2017年第10期3534-3542,共9页
In this paper, a floating-gate tribotronic transistor (FGTT) based on a mobile triboelectric layer and a traditional silicon-based field-effect transistor (FET) is proposed. In the FGTT, the triboelectric charges ... In this paper, a floating-gate tribotronic transistor (FGTT) based on a mobile triboelectric layer and a traditional silicon-based field-effect transistor (FET) is proposed. In the FGTT, the triboelectric charges in the layer created by contact electrification can be used to modulate charge carrier transport in the transistor. Based on the FGTTs and FETs, a tribotronic negated AND (NAND) gate that achieves mechanical-electrical coupled inputs, logic operations, and electrical level outputs is fabricated. By further integrating tribotronic NAND gates with traditional digital circuits, several basic units such as the tribotronic S-R trigger, D trigger, and T trigger have been demonstrated. Additionally, tribotronic sequential logic circuits such as registers and counters have also been integrated to enable external contact triggered storage and computation. In contrast to the conventional sequential logic units controlled by electrical signals, contact-triggered tribotronic sequential logic circuits are able to realize direct interaction and integration with the external environment. This development can lead to their potential application in micro/nano-sensors, electromechanical storage, interactive control, and intelligent instrumentation. 展开更多
关键词 tribotronics tribotronic transistor triboelectric nanogenerator TRIGGER sequential logic circuits
原文传递
On the operating speed and energy efficiency of GaN-based monolithic complementary logic circuits for integrated power conversion systems 被引量:2
9
作者 Zheyang Zheng Han Xu +1 位作者 Li Zhang Kevin J.Chen 《Fundamental Research》 CAS 2021年第6期661-671,共11页
Gallium nitride(GaN)-based power conversion systems exhibit striking competitiveness in realizing compact and high-efficiency power management modules.Recently emerging GaN-based p-channel field-effect transistors(FET... Gallium nitride(GaN)-based power conversion systems exhibit striking competitiveness in realizing compact and high-efficiency power management modules.Recently emerging GaN-based p-channel field-effect transistors(FETs)and monolithic integration techniques enable the implementation of GaN-based complementary logic(CL)circuits and thereby offer an additional pathway to improving the system-level energy efficiency and functional-ity.In this article,holistic analyses are conducted to evaluate the potential benefits of introducing GaN CL circuits into the integrated power systems,based on the material limit of GaN and state-of-the-art experimental results.It is revealed that the propagation delay of a single-stage CL gate based on the commercial p-GaN gate power HEMT(high-electron-mobility transistor)platform could be as short as sub-nanosecond,which sufficiently satis-fies the requirement of power conversion systems typically with operating frequencies less than 10 MHz.With the currently adopted n-FET-based logic gates(e.g.,directly coupled FET logic)replaced by CL gates,the power consumption of peripheral logic circuits could be substantially suppressed by more than 10^(3) times,mainly due to the elimination of the pronounced static power loss.Consequently,the energy efficiency of the entire system could be substantially improved. 展开更多
关键词 Gallium nitride Complementary logic circuits Power integration Energy efficiency
原文传递
A novel circuit design for complementary resistive switch-based stateful logic operations
10
作者 王小平 陈林 +1 位作者 沈轶 徐博文 《Chinese Physics B》 SCIE EI CAS CSCD 2016年第5期461-469,共9页
Recently, it has been demonstrated that memristors can be utilized as logic operations and memory elements. In this paper, we present a novel circuit design for complementary resistive switch(CRS)-based stateful log... Recently, it has been demonstrated that memristors can be utilized as logic operations and memory elements. In this paper, we present a novel circuit design for complementary resistive switch(CRS)-based stateful logic operations. The proposed circuit can automatically write the destructive CRS cells back to the original states. In addition, the circuit can be used in massive passive crossbar arrays which can reduce sneak path current greatly. Moreover, the steps for CRS logic operations using our proposed circuit are reduced compared with previous circuit designs. We validate the effectiveness of our scheme through Hspice simulations on the logic circuits. 展开更多
关键词 MEMRISTOR complementary resistive switch crossbar arrays logic circuits
原文传递
An approach to predicting dynamic power dissipation of coupled interconnect network in dynamic CMOS logic circuits
11
作者 黄刚 杨华中 +1 位作者 罗嵘 汪蕙 《Science in China(Series F)》 2002年第4期286-298,共13页
In deep submicron (DSM) integrated circuits (IC), coupling capacitors between interconnects become dominant over grounded capacitors. As a result, the dynamic power dissipation of one node is no longer only in relatio... In deep submicron (DSM) integrated circuits (IC), coupling capacitors between interconnects become dominant over grounded capacitors. As a result, the dynamic power dissipation of one node is no longer only in relation to the signal on that node, and it also depends on signals on its neighbor nodes through coupling capacitors. Thus, for their limitation in dealing with ca-pacitively coupled nets, past jobs on power estimation are facing rigorous challenges and need to be ameliorated. This paper proposes and proves a simple and fast approach to predicting dynamic power dissipation of coupled interconnect networks: a coupling capacitor in dynamic CMOS logic circuits is decoupled and mapped into an equivalent cell containing an XOR gate and a grounded capacitor, and the whole circuit after mapping, consuming the same power as the original one, could be easily managed by generally-used gate-level power estimation tools. This paper also investigates the correlation coefficient method (CCM). Given the signal probabilities and the correlation coefficients between signals, the dynamic power of interconnect networks can be calculated by using CCM. It can be proved that the decoupling method and CCM draw identical results, that is to say, the decoupling method implicitly preserves correlation properties between signals and there is no accuracy loss in the decoupling process. Moreover, it is addressed that the coupling capacitors in static CMOS circuits could be decoupled and mapped into an equivalent cell containing a more complicated logic block, and the power can be obtained by the probability method for dynamic CMOS logic circuits. 展开更多
关键词 INTERCONNECT power estimation coupling capacitors correlation coefficient dynamic CMOS logic circuits signal probability.
原文传递
OPTIMIZATION OF MULTIPLE-OUTPUT EXCLUSIVE-OR LOGIC CIRCUITS
12
作者 张彦仲 《Science China Mathematics》 SCIE 1990年第5期625-633,共9页
A method is presented for optimizing multiple-output exclusive-OR logic circuits. The effect of common gates on the optimization of logic circuits is studied. The concepts of common function, residue function and rema... A method is presented for optimizing multiple-output exclusive-OR logic circuits. The effect of common gates on the optimization of logic circuits is studied. The concepts of common function, residue function and remainder term are introduced. A computer method for searching the optimum polarity is proposed. This method can be used to design the logic circuit which needs the minimum number of exclusive-OR gates. 展开更多
关键词 exclusive-OR logic circuitS optimization.
原文传递
Logic Picture-Based Dynamic Power Estimation for Unit Gate-Delay Model CMOS Circuits
13
作者 Omnia S. Ahmed Mohamed F. Abu-Elyazeed +2 位作者 Mohamed B. Abdelhalim Hassanein H. Amer Ahmed H. Madian 《Circuits and Systems》 2013年第3期276-279,共4页
In this research, a fast methodology to calculate the exact value of the average dynamic power consumption for CMOS combinational logic circuits is developed. The delay model used is the unit-delay model where all gat... In this research, a fast methodology to calculate the exact value of the average dynamic power consumption for CMOS combinational logic circuits is developed. The delay model used is the unit-delay model where all gates have the same propagation delay. The main advantages of this method over other techniques are its accuracy, as it is deterministic and it requires less computational effort compared to exhaustive simulation approaches. The methodology uses the Logic Pictures concept for obtaining the nodes’ toggle rates. The proposed method is applied to well-known circuits and the results are compared to exhaustive simulation and Monte Carlosimulation methods. 展开更多
关键词 Dynamic Power ESTIMATION logic PICTURES CMOS Digital logic circuits TOGGLE Rate Unit-Delay Model
暂未订购
Leakage Reduction Using DTSCL and Current Mirror SCL Logic Structures for LP-LV Circuits
14
作者 Sanjeev Rai Ram Awadh Mishra Sudarshan Tiwari 《Circuits and Systems》 2013年第1期20-28,共9页
This paper presents a novel approach to design robust Source Coupled Logic (SCL) for implementing ultra low power circuits. In this paper, we propose two different source coupled logic structures and analyze the perfo... This paper presents a novel approach to design robust Source Coupled Logic (SCL) for implementing ultra low power circuits. In this paper, we propose two different source coupled logic structures and analyze the performance of these structures with STSCL (Sub-threshold SCL). The first design under consideration is DTPMOS as load device which analyses the performance of Dynamic Threshold SCL (DTSCL) Logic with previous source coupled logic for ultra low power operation. DTSCL circuits exhibit a better power-delay Performance compared with the STSCL Logic. It can be seen that the proposed circuit provides 56% reduction in power delay product. The second design under consideration uses basic current mirror active load device to provide required voltage swing. Current mirror source coupled logic (CMSCL) can be used for high speed operation. The advantage of this design is that it provides 54% reduction in power delay product over conventional STSCL. The main drawback of this design is that it provides a higher power dissipation compared to other source coupled logic structures. The proposed circuit provides lower sensitivity to temperature and power supply variation, with a superior control over power dissipation. Measurements of test structures simulated in 0.18 μm CMOS technology shows that the proposed DTSCL logic concept can be utilized successfully for bias currents as low as 1 pA. Measurements show that existing standard cell libraries offer a good solution for ultra low power SCL circuits. Cadence Virtuoso schematic editor and Spectre Simulation tools have been used. 展开更多
关键词 CMOS Integrated circuitS CMOS logic circuit Dynamic Threshold MOS (DTMOS) Power-Delay Product Source-Coupled logic (SCL) SUB-THRESHOLD CMOS SUB-THRESHOLD SCL Ultra-Low-Power circuitS Weak Inversion LP-LV(Low Power-Low Voltage)
暂未订购
基于二维材料的集成与应用
15
作者 杨高琛 马辰龙 +11 位作者 徐浪浪 史文昊 黄鑫宇 孙铭君 毕铭 何啸 孟潇涵 吕晟杰 林维佳 贺敏 童磊 叶镭 《物理学报》 北大核心 2026年第1期45-74,共30页
在后摩尔时代,随着器件物理尺寸的缩放极限和冯·诺依曼架构的局限性逐渐显现,传统硅基集成电路领域面临严峻挑战.然而,二维层状材料凭借无悬挂键、高载流子迁移率、高光生载流子浓度等独特的物理特性,有望突破这些瓶颈.目前,许多... 在后摩尔时代,随着器件物理尺寸的缩放极限和冯·诺依曼架构的局限性逐渐显现,传统硅基集成电路领域面临严峻挑战.然而,二维层状材料凭借无悬挂键、高载流子迁移率、高光生载流子浓度等独特的物理特性,有望突破这些瓶颈.目前,许多二维材料已经实现了规模化生长与应用,在高性能单一功能器件、多功能融合器件、逻辑电路和集成芯片制造与应用当中展现出巨大的潜力.本文综述了二维材料的基本特性、构成的基础功能器件、功能电路模块以及三维集成等方面的研究进展,重点探讨了二维材料在规模化集成方案方面的挑战和解决路径,并为未来的发展方向提出了展望. 展开更多
关键词 二维材料 基础功能器件 逻辑电路 规模化集成
在线阅读 下载PDF
基于Logic Converter的组合逻辑电路设计
16
作者 闵卫锋 徐静 马安良 《科技视界》 2016年第26期118-119,共2页
介绍了虚拟仪器Logic Converter的主要特点和使用方法 ,并以典型组合逻辑电路进行分析。实例表明,基于Logic Converter的组合逻辑电路设计不仅方便、简洁,而且大大提高了学生的学习兴趣,巩固了课程教学效果。
关键词 逻辑转换仪 组合逻辑电路 化简 变换
在线阅读 下载PDF
Design and Implementation of Efficient Reversible Arithmetic and Logic Unit
17
作者 Subramanian Saravanan Ila Vennila Sudha Mohanram 《Circuits and Systems》 2016年第6期630-642,共13页
In computing architecture, ALU plays a major role. Many promising applications are possible with ATMEGA microcontroller. ALU is a part of these microcontrollers. The performance of these microcontrollers can be improv... In computing architecture, ALU plays a major role. Many promising applications are possible with ATMEGA microcontroller. ALU is a part of these microcontrollers. The performance of these microcontrollers can be improved by applying Reversible Logic and Vedic Mathematics. In this paper, an efficient reversible Arithmetic and Logic Unit with reversible Vedic Multiplier is proposed and the simulation results show its effectiveness in reducing quantum cost, number of gates, and the total number of logical calculations. 展开更多
关键词 Reversible logic Gates Reversible logic circuits Reversible Multiplier circuits Vedic Multiplier ALU
在线阅读 下载PDF
ON EQUIVALENCE BETWEEN THE SEQUENTIAL CIRCUITS IN SERIES AND IN PARALLEL
18
作者 姚天忠 胡铮浩 《苏州大学学报(自然科学版)》 CAS 1990年第2期181-186,共6页
Propose the sequential circuits with the ternary D-ffs in series^1. Discuss the equivalence between the sequential circuits with the p-valued flip-flops in series and in parallel as a part of studying the multiple val... Propose the sequential circuits with the ternary D-ffs in series^1. Discuss the equivalence between the sequential circuits with the p-valued flip-flops in series and in parallel as a part of studying the multiple valued logic circuits. 展开更多
关键词 时序电路 逻辑电路 时序机 有限状态机
在线阅读 下载PDF
THE RESEARCH ON TERNARY TTL SCHMITT CIRCUITS 被引量:1
19
作者 Hang Guoqiang Huang Ruixiang Wu Xunwei (Department of Electronic Engineering, Hangzhou University, Hangzhou 310028) 《Journal of Electronics(China)》 1998年第1期35-42,共8页
By analyzing the threshold-jumping of Schmitt circuits, this paper indicates that the core element realizing this function in binary TTL Schmitt circuits is the differential current switch with controllable threshold.... By analyzing the threshold-jumping of Schmitt circuits, this paper indicates that the core element realizing this function in binary TTL Schmitt circuits is the differential current switch with controllable threshold. Based on the characteristic having two kinds of signal-detection threshold in ternary TTL circuits, a ternary TTL Schmitt circuit having twice reactions of threshold-jumping is designed. The simulation with PSPICE proves that the designed circuit has ideal function of Schmitt circuits. 展开更多
关键词 SCHMITT circuit Multiple-valued logic TTL circuit
在线阅读 下载PDF
DESIGN OF TERNARY CURRENT-MODE CMOS CIRCUITS BASED ON SWITCH-SIGNAL THEORY 被引量:4
20
作者 吴训威 邓小卫 应时彦 《Journal of Electronics(China)》 1993年第3期193-202,共10页
By applying switch-signal theory, the interaction between MOS transmission switch-ing transistor and current signal in current-mode CMOS circuits is analyzed, and the theory oftransmission current-switches which is su... By applying switch-signal theory, the interaction between MOS transmission switch-ing transistor and current signal in current-mode CMOS circuits is analyzed, and the theory oftransmission current-switches which is suitable to current-mode CMOS circuits is proposed. Thecircuits, such as ternary full-adder etc., designed by using this theory have simpler circuit struc-tures and correct logic functions. It is confirmed that this theory is efficient in guiding the logicdesign of current-mode CMOS circuits at switch level. 展开更多
关键词 Switch-signal THEORY THEORY of transmission current-switches Multivalued logic CURRENT-MODE CMOS circuit
在线阅读 下载PDF
上一页 1 2 79 下一页 到第
使用帮助 返回顶部