期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A low-power 10-bit 250-KSPS cyclic ADC with offset and mismatch correction
1
作者 赵宏亮 赵毅强 +2 位作者 耿俊峰 李鹏 张之圣 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2011年第2期114-119,共6页
A low power 10-bit 250-k sample per second (KSPS) cyclic analog to digital converter (ADC) is presented. The ADC's offset errors are successfully cancelled out through the proper choice of a capacitor switching s... A low power 10-bit 250-k sample per second (KSPS) cyclic analog to digital converter (ADC) is presented. The ADC's offset errors are successfully cancelled out through the proper choice of a capacitor switching sequence. The improved redundant signed digit algorithm used in the ADC can tolerate high levels of the comparator's offset errors and switched capacitor mismatch errors. With this structure, it has the advantages of simple circuit configuration, small chip area and low power dissipation. The cyclic ADC manufactured with the Chartered 0.35 μm 2P4M process shows a 58.5 dB signal to noise and distortion ratio and a 9.4 bit effective number of bits at a 250 KSPS sample rate. It dissipates 0.72 mW with a 3.3 V power supply and occupies dimensions of 0.42 × 0.68 mm2. 展开更多
关键词 cyclic ADC improved rsd algorithm low power offset cancelling
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部