期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
An efficient method for comprehensive modeling and parasitic extraction of cylindrical through-silicon vias in 3D ICs 被引量:1
1
作者 姚蔷 叶佐昌 喻文健 《Journal of Semiconductors》 EI CAS CSCD 2015年第8期150-156,共7页
To build an accurate electric model for through-silicon vias (TSVs) in 3D integrated circuits (ICs), a resistance and capacitance (RC) circuit model and related efficient extraction technique are proposed. The c... To build an accurate electric model for through-silicon vias (TSVs) in 3D integrated circuits (ICs), a resistance and capacitance (RC) circuit model and related efficient extraction technique are proposed. The circuit model takes both semiconductor and electrostatic effects into account, and is valid for low and medium signal frequencies. The electrostatic capacitances are extracted with a floating random walk based algorithm, and are then combined with the voltage-dependent semiconductor capacitances to form the equivalent circuit. Compared with the method used in Synopsys's Sdevice, which completely simulates the electro/semiconductor effects, the proposed method is more efficient and is able to handle the general TSV layout as well. For several TSV structures, the experimental results validate the accuracy of the proposed method for the frequency range from l0 kHz to 1 GHz. The proposed method demonstrated 47× speedup over the Sdevice for the largest 9-TSV case. 展开更多
关键词 3D IC through silicon via (TSV) parasitic extraction floating random walk algorithm metal-oxide- semiconductor (MOS) capacitance
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部