期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
An RF power amplifier with inter-metal-shuffled capacitor for inter-stage matching in a digital CMOS process
1
作者 冯晓星 张兴 +1 位作者 葛彬杰 王新安 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2009年第6期83-87,共5页
One challenge of the implementation of fully-integrated RF power amplifiers into a deep submicro digital CMOS process is that no capacitor is available,especially no high density capacitor.To address this problem,a tw... One challenge of the implementation of fully-integrated RF power amplifiers into a deep submicro digital CMOS process is that no capacitor is available,especially no high density capacitor.To address this problem,a two-stage class-AB power amplifier with inter-stage matching realized by an inter-metal coupling capacitor is designed in a 180-nm digital CMOS process.This paper compares three structures of inter-metal coupling capacitors with metal-insulator-metal(MIM) capacitor regarding their capacitor density.Detailed simulations are carried out for the leakage,the voltage dependency,the temperature dependency,and the quality factor between an inter-metal shuffled(IMS) capacitor and an MIM capacitor.Finally,an IMS capacitor is chosen to perform the inter-stage matching.The techniques are validated via the design and implement of a two-stage class-AB RF power amplifier for an UHF RFID application.The PA occupies 370 × 200 μm^2 without pads in the 180-nm digital CMOS process and outputs 21.1 dBm with 40% drain efficiency and 28.1 dB power gain at 915 MHz from a single 3.3 V power supply. 展开更多
关键词 power amplifiers radio frequency amplifiers UHF amplifiers RFID digital cmos process
原文传递
CMOS vision sensor with fully digital image process integrated into low power 1/8-inch chip
2
作者 金湘亮 刘志碧 陈杰 《Chinese Optics Letters》 SCIE EI CAS CSCD 2010年第3期282-285,共4页
A digital still camera image processing system on a chip, different from the video camera system, is pre- sented for mobile phone to reduce the power consumption and size. A new color interpolation algorithm is propos... A digital still camera image processing system on a chip, different from the video camera system, is pre- sented for mobile phone to reduce the power consumption and size. A new color interpolation algorithm is proposed to enhance the image quality. The system can also process fixed patten noise (FPN) reduction, color correction, gamma correction, RGB/YUV space transfer, etc. The chip is controlled by sensor regis- ters by inter-integrated circuit (I2C) interface. The voltage for both the front-end analog and the pad cir- cuits is 2.8 V, and the volatge for the image signal processing is 1.8 V. The chip running under the external 13.5-MHz clock has a video data rate of 30 frames/s and the measured power dissipation is about 75 roW. 展开更多
关键词 cmos vision sensor with fully digital image process integrated into low power 1/8-inch chip RATE RGB
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部