期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Dynamic Write-Voltage Design and Read-Voltage Optimization for MLC NAND Flash Memory
1
作者 cai runbin Fang Yi +2 位作者 Shi Zhifang Dai Lin Han Guojun 《China Communications》 SCIE CSCD 2024年第12期297-308,共12页
To mitigate the impact of noise and inter-ference on multi-level-cell(MLC)flash memory with the use of low-density parity-check(LDPC)codes,we propose a dynamic write-voltage design scheme con-sidering the asymmetric p... To mitigate the impact of noise and inter-ference on multi-level-cell(MLC)flash memory with the use of low-density parity-check(LDPC)codes,we propose a dynamic write-voltage design scheme con-sidering the asymmetric property of raw bit error rate(RBER),which can obtain the optimal write voltage by minimizing a cost function.In order to further improve the decoding performance of flash memory,we put forward a low-complexity entropy-based read-voltage optimization scheme,which derives the read voltages by searching for the optimal entropy value via a log-likelihood ratio(LLR)-aware cost function.Simulation results demonstrate the superiority of our proposed dynamic write-voltage design scheme and read-voltage optimization scheme with respect to the existing counterparts. 展开更多
关键词 error correction coding multi-level-cell(MLC) NAND flash memory read voltage write voltage
在线阅读 下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部